index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
stable-9.2
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
staging-9.2
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target
/
riscv
/
insn_trans
Age
Commit message (
Expand
)
Author
Files
Lines
2022-03-03
target/riscv: add support for zhinx/zhinxmin
Weiwei Li
1
-95
/
+237
2022-03-03
target/riscv: add support for zdinx
Weiwei Li
1
-78
/
+207
2022-03-03
target/riscv: add support for zfinx
Weiwei Li
1
-96
/
+218
2022-03-03
target/riscv: fix inverted checks for ext_zb[abcs]
Philipp Tomsich
1
-4
/
+4
2022-02-16
target/riscv: add support for svinval extension
Weiwei Li
1
-0
/
+75
2022-02-16
target/riscv: Add XVentanaCondOps custom extension
Philipp Tomsich
1
-0
/
+39
2022-02-16
target/riscv: access cfg structure through DisasContext
Philipp Tomsich
1
-4
/
+4
2022-02-16
target/riscv: access configuration through cfg_ptr in DisasContext
Philipp Tomsich
3
-55
/
+97
2022-01-21
target/riscv: Adjust scalar reg in vector with XLEN
LIU Zhiwei
1
-1
/
+1
2022-01-21
target/riscv: Calculate address according to XLEN
LIU Zhiwei
4
-56
/
+9
2022-01-21
target/riscv: Adjust csr write mask with XLEN
LIU Zhiwei
1
-4
/
+8
2022-01-21
target/riscv: Sign extend pc for different XLEN
LIU Zhiwei
3
-5
/
+6
2022-01-21
target/riscv: Sign extend link reg for jal and jalr
LIU Zhiwei
1
-3
/
+1
2022-01-21
target/riscv: Don't save pc when exception return
LIU Zhiwei
1
-5
/
+2
2022-01-21
target/riscv: rvv-1.0: Add Zve32f support for narrowing type-convert insns
Frank Chang
1
-0
/
+3
2022-01-21
target/riscv: rvv-1.0: Add Zve32f support for widening type-convert insns
Frank Chang
1
-0
/
+18
2022-01-21
target/riscv: rvv-1.0: Add Zve32f support for single-width fp reduction insns
Frank Chang
1
-0
/
+1
2022-01-21
target/riscv: rvv-1.0: Add Zve32f support for scalar fp insns
Frank Chang
1
-0
/
+21
2022-01-21
target/riscv: rvv-1.0: Add Zve32f support for configuration insns
Frank Chang
1
-2
/
+2
2022-01-21
target/riscv: rvv-1.0: Add Zve64f support for narrowing type-convert insns
Frank Chang
1
-3
/
+6
2022-01-21
target/riscv: rvv-1.0: Add Zve64f support for widening type-convert insns
Frank Chang
1
-7
/
+25
2022-01-21
target/riscv: rvv-1.0: Add Zve64f support for single-width fp reduction insns
Frank Chang
1
-1
/
+2
2022-01-21
target/riscv: rvv-1.0: Add Zve64f support for scalar fp insns
Frank Chang
1
-10
/
+31
2022-01-21
target/riscv: rvv-1.0: Add Zve64f support for vsmul.vv and vsmul.vx insns
Frank Chang
1
-2
/
+25
2022-01-21
target/riscv: rvv-1.0: Add Zve64f support for vmulh variant insns
Frank Chang
1
-6
/
+33
2022-01-21
target/riscv: rvv-1.0: Add Zve64f support for load and store insns
Frank Chang
1
-4
/
+15
2022-01-21
target/riscv: rvv-1.0: Add Zve64f support for configuration insns
Frank Chang
1
-2
/
+4
2022-01-08
target/riscv: modification of the trans_csrxx for 128-bit support
Frédéric Pétrot
1
-43
/
+158
2022-01-08
target/riscv: support for 128-bit M extension
Frédéric Pétrot
1
-13
/
+169
2022-01-08
target/riscv: support for 128-bit arithmetic instructions
Frédéric Pétrot
3
-37
/
+168
2022-01-08
target/riscv: support for 128-bit shift instructions
Frédéric Pétrot
2
-29
/
+217
2022-01-08
target/riscv: support for 128-bit U-type instructions
Frédéric Pétrot
1
-4
/
+4
2022-01-08
target/riscv: accessors to registers upper part and 128-bit load/store
Frédéric Pétrot
1
-6
/
+94
2022-01-08
target/riscv: moving some insns close to similar insns
Frédéric Pétrot
1
-17
/
+17
2022-01-08
target/riscv: separation of bitwise logic and arithmetic helpers
Frédéric Pétrot
2
-9
/
+9
2022-01-08
exec/memop: Adding signedness to quad definitions
Frédéric Pétrot
4
-17
/
+17
2022-01-08
target/riscv: rvv-1.0: Call the correct RVF/RVD check function for narrowing ...
Frank Chang
1
-8
/
+24
2022-01-08
target/riscv: rvv-1.0: Call the correct RVF/RVD check function for widening f...
Frank Chang
1
-9
/
+25
2022-01-08
target/riscv: rvv-1.0: Call the correct RVF/RVD check function for widening f...
Frank Chang
1
-4
/
+8
2021-12-20
target/riscv: rvv-1.0: Add ELEN checks for widening and narrowing instructions
Frank Chang
1
-6
/
+11
2021-12-20
target/riscv: rvv-1.0: update opivv_vadc_check() comment
Frank Chang
1
-1
/
+1
2021-12-20
target/riscv: rvv-1.0: rename vmandnot.mm and vmornot.mm to vmandn.mm and vmo...
Frank Chang
1
-2
/
+2
2021-12-20
target/riscv: rvv-1.0: add vector unit-stride mask load/store insns
Frank Chang
1
-0
/
+40
2021-12-20
target/riscv: rvv-1.0: add vsetivli instruction
Frank Chang
1
-0
/
+27
2021-12-20
target/riscv: rvv-1.0: floating-point reciprocal estimate instruction
Frank Chang
1
-0
/
+1
2021-12-20
target/riscv: rvv-1.0: floating-point reciprocal square-root estimate instruc...
Frank Chang
1
-0
/
+1
2021-12-20
target/riscv: rvv-1.0: trigger illegal instruction exception if frm is not valid
Frank Chang
1
-0
/
+22
2021-12-20
target/riscv: rvv-1.0: implement vstart CSR
Frank Chang
1
-27
/
+48
2021-12-20
target/riscv: rvv-1.0: relax RV_VLEN_MAX to 1024-bits
Frank Chang
1
-2
/
+2
2021-12-20
target/riscv: rvv-1.0: narrowing floating-point/integer type-convert
Frank Chang
1
-9
/
+50
[next]