index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
stable-9.2
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
staging-9.2
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target
/
openrisc
/
cpu.c
Age
Commit message (
Expand
)
Author
Files
Lines
2021-02-05
cpu: tcg_ops: move to tcg-cpu-ops.h, keep a pointer in CPUClass
Claudio Fontana
1
-4
/
+13
2021-02-05
cpu: move cc->do_interrupt to tcg_ops
Claudio Fontana
1
-1
/
+1
2021-02-05
cpu: Move tlb_fill to tcg_ops
Eduardo Habkost
1
-1
/
+1
2021-02-05
cpu: Move cpu_exec_* to tcg_ops
Eduardo Habkost
1
-1
/
+1
2021-02-05
cpu: Introduce TCGCpuOperations struct
Eduardo Habkost
1
-1
/
+1
2020-12-15
target/openrisc: Move pic_cpu code into CPU object proper
Peter Maydell
1
-0
/
+32
2020-03-17
cpu: Use DeviceClass reset instead of a special CPUClass reset
Peter Maydell
1
-4
/
+4
2020-01-24
cpu: Use cpu_class_set_parent_reset()
Greg Kurz
1
-2
/
+1
2019-09-04
target/openrisc: Update cpu "any" to v1.3
Richard Henderson
1
-1
/
+1
2019-09-04
target/openrisc: Implement move to/from FPCSR
Richard Henderson
1
-0
/
+1
2019-09-04
target/openrisc: Add support for ORFPX64A32
Richard Henderson
1
-1
/
+1
2019-09-04
target/openrisc: Check CPUCFG_OF32S for float insns
Richard Henderson
1
-1
/
+1
2019-09-04
target/openrisc: Add VR2 and AVR special processor registers
Richard Henderson
1
-2
/
+6
2019-09-04
target/openrisc: Move VR, UPR, DMMCFGR, IMMCFGR to cpu init
Richard Henderson
1
-7
/
+16
2019-06-12
Include qemu-common.h exactly where needed
Markus Armbruster
1
-1
/
+0
2019-06-10
cpu: Introduce cpu_set_cpustate_pointers
Richard Henderson
1
-2
/
+1
2019-05-10
target/openrisc: Convert to CPUClass::tlb_fill
Richard Henderson
1
-3
/
+2
2019-04-18
target: Simplify how the TARGET_cpu_list() print
Markus Armbruster
1
-10
/
+5
2019-01-30
target/openrisc: Fix LGPL version number
Thomas Huth
1
-1
/
+1
2018-07-03
linux-user: Implement signals for openrisc
Richard Henderson
1
-0
/
+1
2018-07-03
target/openrisc: Increase the TLB size
Richard Henderson
1
-2
/
+4
2018-07-03
target/openrisc: Remove indirect function calls for mmu
Richard Henderson
1
-4
/
+0
2018-07-03
target/openrisc: Add print_insn_or1k
Richard Henderson
1
-0
/
+6
2018-06-01
target: Do not include "exec/exec-all.h" if it is not necessary
Philippe Mathieu-Daudé
1
-1
/
+0
2018-02-05
qdev: use device_class_set_parent_realize/unrealize/reset()
Philippe Mathieu-Daudé
1
-3
/
+2
2017-10-27
openrisc: cleanup cpu type name composition
Igor Mammedov
1
-46
/
+23
2017-10-24
qom: Introduce CPUClass.tcg_initialize
Richard Henderson
1
-6
/
+1
2017-10-21
openrisc/cputimer: Perparation for Multicore
Stafford Horne
1
-1
/
+0
2017-10-09
qom/cpu: move cpu_model null check to cpu_class_by_name()
Philippe Mathieu-Daudé
1
-4
/
+0
2017-09-01
openrisc: replace cpu_openrisc_init() with cpu_generic_init()
Igor Mammedov
1
-5
/
+0
2017-05-04
target/openrisc: Support non-busy idle state using PMR SPR
Stafford Horne
1
-1
/
+2
2017-05-04
target/openrisc: Remove duplicate features property
Stafford Horne
1
-14
/
+3
2017-05-04
target/openrisc: implement shadow registers
Stafford Horne
1
-1
/
+3
2017-04-21
target/openrisc: Implement EVBAR register
Tim 'mithro' Ansell
1
-0
/
+2
2017-02-14
target/openrisc: Implement lwa, swa
Richard Henderson
1
-0
/
+1
2017-01-13
qom/cpu: move tlb_flush to cpu_common_reset
Alex Bennée
1
-8
/
+1
2016-12-20
Move target-* CPU file into a target/ folder
Thomas Huth
1
-0
/
+278