aboutsummaryrefslogtreecommitdiff
path: root/gas
AgeCommit message (Expand)AuthorFilesLines
2018-01-17RISC-V: Fix bug in prior addi/c.nop patch.Jim Wilson2-0/+15
2018-01-17Replace CET bit with IBT and SHSTK bits.Igor Tsimbalist12-6/+69
2018-01-16Update translations for various binutils components.Nick Clifton2-2448/+2647
2018-01-15RISC-V: Add support for addi that compresses to c.nop.Jim Wilson3-2/+9
2018-01-15[ARM] Add new macro for Thumb-only opcodesThomas Preud'homme2-9/+27
2018-01-15[ARM] Enable conditional Armv8-M instructionsThomas Preud'homme3-11/+27
2018-01-15[ARM] No IT usage deprecation for ARMv8-MThomas Preud'homme7-54/+70
2018-01-15Update Ukranian translations for bfd, binutils, gas, gold, ld and opcodesNick Clifton2-2446/+2678
2018-01-13Update pot filesNick Clifton2-2430/+2597
2018-01-13Bump version number to 2.30.51Nick Clifton2-10/+14
2018-01-13Add note about 2.30 branch creation to changelogsNick Clifton1-0/+1
2018-01-13Add 2.30 markers to NEWS files.Nick Clifton2-0/+6
2018-01-12Fix compile time warning building aout targeted architectures.Gunther Nikl2-3/+10
2018-01-11Remove VL variants for 4FMAPS and 4VNNIW insns.Igor Tsimbalist20-1030/+36
2018-01-11gas tc-arm.c warning fixAlan Modra2-1/+6
2018-01-10x86: fix Disp8 handling for scalar AVX512_4FMAPS insnsJan Beulich13-381/+402
2018-01-10x86: fix Disp8 handling for AVX512VL VPCMP*{B,W} variantsJan Beulich7-0/+46
2018-01-09RISC-V: Disassemble x0 based addresses as 0.Jim Wilson3-0/+21
2018-01-09[Arm] Add CSDB instructionJames Greenhalgh6-0/+44
2018-01-09Add support for the AArch64's CSDB instruction.James Greenhalgh2-1/+6
2018-01-08x86: Properly encode vmovd with 64-bit memeoryH.J. Lu5-0/+145
2018-01-08Add a description of the X86_64 assembler's .largcomm pseudo-op.Nick Clifton2-1/+16
2018-01-04RISC-V: Add 2 missing privileged registers.Jim Wilson3-24/+33
2018-01-03Update year range in copyright notice of binutils filesAlan Modra578-580/+584
2018-01-03ChangeLog rotationAlan Modra2-4407/+4421
2018-01-02Fix typo in do_mrs function in ARM assembler.Nick Clifton2-1/+7
2017-12-28RISC-V: Add missing privileged spec registers.Jim Wilson3-0/+522
2017-12-20RISC-V: Add compressed instruction hints, and a few misc cleanups.Jim Wilson14-0/+110
2017-12-19Correct disassembly of dot product instructions.Tamar Christina3-434/+446
2017-12-19Add support for V_4B so we can properly reject it.Tamar Christina5-3/+35
2017-12-18Resolve PR 22493 - the encoding to be used when pushing the stack pointer ont...Nick Clifton2-0/+11
2017-12-18x86: fold certain AVX and AVX2 templatesJan Beulich2-38/+52
2017-12-18x86: fold RegXMM/RegYMM/RegZMM into RegSIMDJan Beulich4-125/+146
2017-12-18x86: drop FloatReg and FloatAccJan Beulich2-11/+18
2017-12-18x86: replace Reg8, Reg16, Reg32, and Reg64Jan Beulich3-133/+138
2017-12-17x86: Check pseudo prefix without instructionH.J. Lu5-0/+32
2017-12-15x86: correct operand type checksJan Beulich2-4/+9
2017-12-15x86: correct abort checkJan Beulich2-2/+7
2017-12-14Update the address of the FSF in the copyright notice of files which were usi...Nick Clifton8-21/+31
2017-12-13Add missing RISC-V fsrmi and fsflagsi instructions.Jim Wilson3-0/+22
2017-12-13This patch enables disassembler_needs_relocs for PRU. It is needed to print c...Dimitar Dimitrov3-0/+21
2017-12-12Don't mask X_add_number containing a register numberAlan Modra2-1/+6
2017-12-08gas: xtensa: fix comparison of trampoline chain symbolsMax Filippov2-4/+28
2017-12-04Documentation fixAlan Modra2-1/+6
2017-12-04Run powerpc vle gas tests for all powerpc ELF targetsAlan Modra19-39/+58
2017-12-03Fix for texinfo 4.8.Jim Wilson2-2/+6
2017-12-01Update and clean up RISC-V gas documentation.Jim Wilson3-19/+134
2017-12-01Use consistent types for holding instructions, instruction masks, etc.Peter Bergner2-32/+44
2017-11-30x86: drop Vec_Disp8Jan Beulich2-54/+28
2017-11-30x86/Intel: issue diagnostics for redundant segment override prefixesJan Beulich6-7/+64