aboutsummaryrefslogtreecommitdiff
path: root/tcl/fpga
diff options
context:
space:
mode:
authorDaniel Anselmi <danselmi@gmx.ch>2022-12-12 09:49:51 +0100
committerAntonio Borneo <borneo.antonio@gmail.com>2023-04-30 14:54:38 +0000
commitdb0609aeb4d5c8dec607afb1e07f5083d3b242c3 (patch)
treec391f7b7cea74cd31410ebf44905078e1575b900 /tcl/fpga
parent7c6d44644082eb33d91af62091c37ba1384555ad (diff)
downloadriscv-openocd-db0609aeb4d5c8dec607afb1e07f5083d3b242c3.zip
riscv-openocd-db0609aeb4d5c8dec607afb1e07f5083d3b242c3.tar.gz
riscv-openocd-db0609aeb4d5c8dec607afb1e07f5083d3b242c3.tar.bz2
pld: add support for altera/intel devices
Change-Id: I7977d39c9037ae71139f78c8d381f5f925dc3489 Signed-off-by: Daniel Anselmi <danselmi@gmx.ch> Reviewed-on: https://review.openocd.org/c/openocd/+/7355 Tested-by: jenkins Reviewed-by: Antonio Borneo <borneo.antonio@gmail.com>
Diffstat (limited to 'tcl/fpga')
-rw-r--r--tcl/fpga/altera-10m50.cfg27
-rw-r--r--tcl/fpga/altera-arriaii.cfg31
-rw-r--r--tcl/fpga/altera-cyclone10.cfg34
-rw-r--r--tcl/fpga/altera-cycloneiii.cfg35
-rw-r--r--tcl/fpga/altera-cycloneiv.cfg41
-rw-r--r--tcl/fpga/altera-cyclonev.cfg47
-rw-r--r--tcl/fpga/altera-ep3c10.cfg11
7 files changed, 201 insertions, 25 deletions
diff --git a/tcl/fpga/altera-10m50.cfg b/tcl/fpga/altera-10m50.cfg
index 1937cb4..94228d2 100644
--- a/tcl/fpga/altera-10m50.cfg
+++ b/tcl/fpga/altera-10m50.cfg
@@ -1,24 +1,9 @@
# SPDX-License-Identifier: GPL-2.0-or-later
-# see MAX 10 FPGA Device Architecture
-# Table 3-1: IDCODE Information for MAX 10 Devices
-# Intel MAX 10M02 0x31810dd
-# Intel MAX 10M04 0x318a0dd
-# Intel MAX 10M08 0x31820dd
-# Intel MAX 10M16 0x31830dd
-# Intel MAX 10M25 0x31840dd
-# Intel MAX 10M40 0x318d0dd
-# Intel MAX 10M50 0x31850dd
-# Intel MAX 10M02 0x31010dd
-# Intel MAX 10M04 0x310a0dd
-# Intel MAX 10M08 0x31020dd
-# Intel MAX 10M16 0x31030dd
-# Intel MAX 10M25 0x31040dd
-# Intel MAX 10M40 0x310d0dd
-# Intel MAX 10M50 0x31050dd
+# file altera-10m50.cfg replaced by altera-max10.cfg
+echo "DEPRECATED: use altera-max10.cfg instead of deprecated altera-10m50.cfg"
-jtag newtap 10m50 tap -irlen 10 -expected-id 0x31810dd -expected-id 0x318a0dd \
- -expected-id 0x31820dd -expected-id 0x31830dd -expected-id 0x31840dd \
- -expected-id 0x318d0dd -expected-id 0x31850dd -expected-id 0x31010dd \
- -expected-id 0x310a0dd -expected-id 0x31020dd -expected-id 0x31030dd \
- -expected-id 0x31040dd -expected-id 0x310d0dd -expected-id 0x31050dd
+#just to be backward compatible:
+#tap will be 10m50.tap instead of max10.tap:
+set CHIPNAME 10m50
+source [find cpld/altera-max10.cfg]
diff --git a/tcl/fpga/altera-arriaii.cfg b/tcl/fpga/altera-arriaii.cfg
new file mode 100644
index 0000000..ae752df
--- /dev/null
+++ b/tcl/fpga/altera-arriaii.cfg
@@ -0,0 +1,31 @@
+# SPDX-License-Identifier: GPL-2.0-or-later
+
+# Intel Arria II FPGA
+# Arria II Device Handbook
+# Table 11–2. 32-Bit IDCODE for Arria II Devices
+
+#GX:
+#EP2AGX45: 0x025120dd
+#EP2AGX65: 0x025020dd
+#EP2AGX95: 0x025130dd
+#EP2AGX125: 0x025030dd
+#EP2AGX190: 0x025140dd
+#EP2AGX260: 0x025040dd
+#EP2AGZ225: 0x024810dd
+#EP2AGZ300: 0x0240a0dd
+#EP2AGZ350: 0x024820dd
+
+if { [info exists CHIPNAME] } {
+ set _CHIPNAME $CHIPNAME
+} else {
+ set _CHIPNAME arriaii
+}
+
+jtag newtap $_CHIPNAME tap -irlen 10 \
+ -expected-id 0x025120dd -expected-id 0x025040dd \
+ -expected-id 0x025020dd -expected-id 0x024810dd \
+ -expected-id 0x025130dd -expected-id 0x0240a0dd \
+ -expected-id 0x025030dd -expected-id 0x024820dd \
+ -expected-id 0x025140dd
+
+pld device intel $_CHIPNAME.tap arriaii
diff --git a/tcl/fpga/altera-cyclone10.cfg b/tcl/fpga/altera-cyclone10.cfg
new file mode 100644
index 0000000..3a1bc1f
--- /dev/null
+++ b/tcl/fpga/altera-cyclone10.cfg
@@ -0,0 +1,34 @@
+# SPDX-License-Identifier: GPL-2.0-or-later
+
+# Intel Cyclone 10 FPGA
+# see: https://www.intel.com/content/www/us/en/docs/programmable/683777/current/bst-operation-control.html
+# and: https://www.intel.cn/content/dam/support/us/en/programmable/kdb/pdfs/literature/hb/cyclone-10/c10gx-51003.pdf
+
+# GX085: 0x02e120dd
+# GX105: 0x02e320dd
+# GX150: 0x02e720dd
+# GX220: 0x02ef20dd
+# 10cl006: 0x020f10dd
+# 10cl010: 0x020f10dd
+# 10cl016: 0x020f20dd
+# 10cl025: 0x020f30dd
+# 10cl040: 0x020f40dd
+# 10cl055: 0x020f50dd
+# 10cl080: 0x020f60dd
+# 10cl120: 0x020f70dd
+
+if { [info exists CHIPNAME] } {
+ set _CHIPNAME $CHIPNAME
+} else {
+ set _CHIPNAME cyclone10
+}
+
+jtag newtap $_CHIPNAME tap -irlen 10 \
+ -expected-id 0x02e720dd -expected-id 0x02e120dd \
+ -expected-id 0x02ef20dd -expected-id 0x02e320dd \
+ -expected-id 0x020f10dd -expected-id 0x020f20dd \
+ -expected-id 0x020f30dd -expected-id 0x020f40dd \
+ -expected-id 0x020f50dd -expected-id 0x020f60dd \
+ -expected-id 0x020f70dd
+
+pld device intel $_CHIPNAME.tap cyclone10
diff --git a/tcl/fpga/altera-cycloneiii.cfg b/tcl/fpga/altera-cycloneiii.cfg
new file mode 100644
index 0000000..e143572
--- /dev/null
+++ b/tcl/fpga/altera-cycloneiii.cfg
@@ -0,0 +1,35 @@
+# SPDX-License-Identifier: GPL-2.0-or-later
+
+# Intel Cyclone III FPGA
+# see Cyclone III Device Handbook
+# Table 12-2: Device IDCODE for Cyclone III Device Family
+
+#EP3C5 0x020f10dd
+#EP3C10 0x020f10dd
+#EP3C16 0x020f20dd
+#EP3C25 0x020f30dd
+#EP3C40 0x020f40dd
+#EP3C55 0x020f50dd
+#EP3C80 0x020f60dd
+#EP3C120 0x020f70dd
+#Cyclone III LS
+#EP3CLS70 0x027010dd
+#EP3CLS100 0x027000dd
+#EP3CLS150 0x027030dd
+#EP3CLS200 0x027020dd
+
+if { [info exists CHIPNAME] } {
+ set _CHIPNAME $CHIPNAME
+} else {
+ set _CHIPNAME cycloneiii
+}
+
+jtag newtap $_CHIPNAME tap -irlen 10 \
+ -expected-id 0x020f10dd -expected-id 0x020f20dd \
+ -expected-id 0x020f30dd -expected-id 0x020f40dd \
+ -expected-id 0x020f50dd -expected-id 0x020f60dd \
+ -expected-id 0x020f70dd -expected-id 0x027010dd \
+ -expected-id 0x027000dd -expected-id 0x027030dd \
+ -expected-id 0x027020dd
+
+pld device intel $_CHIPNAME.tap cycloneiii
diff --git a/tcl/fpga/altera-cycloneiv.cfg b/tcl/fpga/altera-cycloneiv.cfg
new file mode 100644
index 0000000..59243cf
--- /dev/null
+++ b/tcl/fpga/altera-cycloneiv.cfg
@@ -0,0 +1,41 @@
+# SPDX-License-Identifier: GPL-2.0-or-later
+
+# Intel Cyclone IV FPGA
+# see Cyclone IV Device Handbook
+# Table 10-2: IDCODE Information for 32-Bit Cyclone IV Devices
+
+#EP4CE6 0x020f10dd
+#EP4CE10 0x020f10dd
+#EP4CE15 0x020f20dd
+#EP4CE22 0x020f30dd
+#EP4CE30 0x020f40dd
+#EP4CE40 0x020f40dd
+#EP4CE55 0x020f50dd
+#EP4CE75 0x020f60dd
+#EP4CE115 0x020f70dd
+#EP4CGX15 0x028010dd
+#EP4CGX22 0x028120dd
+#EP4CGX30 (3) 0x028020dd
+#EP4CGX30 (4) 0x028230dd
+#EP4CGX50 0x028130dd
+#EP4CGX75 0x028030dd
+#EP4CGX110 0x028140dd
+#EP4CGX150 0x028040dd
+
+if { [info exists CHIPNAME] } {
+ set _CHIPNAME $CHIPNAME
+} else {
+ set _CHIPNAME cycloneiv
+}
+
+jtag newtap $_CHIPNAME tap -irlen 10 \
+ -expected-id 0x020f10dd -expected-id 0x020f20dd \
+ -expected-id 0x020f30dd -expected-id 0x020f40dd \
+ -expected-id 0x020f50dd -expected-id 0x020f60dd \
+ -expected-id 0x020f70dd -expected-id 0x028010dd \
+ -expected-id 0x028120dd -expected-id 0x028020dd \
+ -expected-id 0x028230dd -expected-id 0x028130dd \
+ -expected-id 0x028030dd -expected-id 0x028140dd \
+ -expected-id 0x028040dd
+
+pld device intel $_CHIPNAME.tap cycloneiv
diff --git a/tcl/fpga/altera-cyclonev.cfg b/tcl/fpga/altera-cyclonev.cfg
new file mode 100644
index 0000000..1e9c9c4
--- /dev/null
+++ b/tcl/fpga/altera-cyclonev.cfg
@@ -0,0 +1,47 @@
+# SPDX-License-Identifier: GPL-2.0-or-later
+
+# Intel Cyclone 5 FPGA
+# see Cyclone V Device Handbook
+# Table 9-1: IDCODE Information for Cyclone V Devices
+
+#5CEA2 0x02b150dd
+#5CEA4 0x02b050dd
+#5CEA5 0x02b220dd
+#5CEA7 0x02b130dd
+#5CEA9 0x02b140dd
+#5CGXC3 0x02b010dd
+#5CGXC4 0x02b120dd
+#5CGXC5 0x02b020dd
+#5CGXC7 0x02b030dd
+#5CGXC9 0x02b040dd
+#5CGTD5 0x02b020dd
+#5CGTD7 0x02b030dd
+#5CGTD9 0x02b040dd
+#5CSEA2 0x02d110dd
+#5CSEA4 0x02d010dd
+#5CSEA5 0x02d120dd
+#5CSEA6 0x02d020dd
+#5CSXC2 0x02d110dd
+#5CSXC4 0x02d010dd
+#5CSXC5 0x02d120dd
+#5CSXC6 0x02d020dd
+#5CSTD5 0x02d120dd
+#5CSTD6 0x02d020dd
+
+
+if { [info exists CHIPNAME] } {
+ set _CHIPNAME $CHIPNAME
+} else {
+ set _CHIPNAME cyclonev
+}
+
+jtag newtap $_CHIPNAME tap -irlen 10 \
+ -expected-id 0x02b150dd -expected-id 0x02b050dd \
+ -expected-id 0x02b220dd -expected-id 0x02b130dd \
+ -expected-id 0x02b140dd -expected-id 0x02b010dd \
+ -expected-id 0x02b120dd -expected-id 0x02b020dd \
+ -expected-id 0x02b030dd -expected-id 0x02b040dd \
+ -expected-id 0x02d110dd -expected-id 0x02d010dd \
+ -expected-id 0x02d120dd -expected-id 0x02d020dd
+
+pld device intel $_CHIPNAME.tap cyclonev
diff --git a/tcl/fpga/altera-ep3c10.cfg b/tcl/fpga/altera-ep3c10.cfg
index 7c231f9..d7a92d7 100644
--- a/tcl/fpga/altera-ep3c10.cfg
+++ b/tcl/fpga/altera-ep3c10.cfg
@@ -1,6 +1,9 @@
# SPDX-License-Identifier: GPL-2.0-or-later
-# Altera Cyclone III EP3C10
-# see Cyclone III Device Handbook, Volume 1;
-# Table 14–5. 32-Bit Cyclone III Device IDCODE
-jtag newtap ep3c10 tap -expected-id 0x020f10dd -irlen 10
+# file altera-ep3c10.cfg replaced by altera-cycloneiii.cfg
+echo "DEPRECATED: use altera-cycloneiii.cfg instead of deprecated altera-ep3c10.cfg"
+
+#just to be backward compatible:
+#tap will be ep3c10.tap instead of cycloneiii.tap:
+set CHIPNAME ep3c10
+source [find fpga/altera-cycloneiii.cfg]