aboutsummaryrefslogtreecommitdiff
path: root/target
diff options
context:
space:
mode:
authorFrank Chang <frank.chang@sifive.com>2020-07-10 18:48:18 +0800
committerAlistair Francis <alistair.francis@wdc.com>2020-07-13 17:25:37 -0700
commitfbcbafa2c1c33ae6630e7717f7f4141befb5b31a (patch)
treea91a4fa832380d21ccfae7bae7760e2769e32e94 /target
parenta69f97c1110205bc173657c77ce2d16877cad683 (diff)
downloadqemu-fbcbafa2c1c33ae6630e7717f7f4141befb5b31a.zip
qemu-fbcbafa2c1c33ae6630e7717f7f4141befb5b31a.tar.gz
qemu-fbcbafa2c1c33ae6630e7717f7f4141befb5b31a.tar.bz2
target/riscv: fix vill bit index in vtype register
vill bit is at vtype[XLEN-1]. Signed-off-by: Frank Chang <frank.chang@sifive.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-Id: <20200710104920.13550-5-frank.chang@sifive.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Diffstat (limited to 'target')
-rw-r--r--target/riscv/cpu.h2
1 files changed, 1 insertions, 1 deletions
diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h
index eef20ca..a804a5d 100644
--- a/target/riscv/cpu.h
+++ b/target/riscv/cpu.h
@@ -98,7 +98,7 @@ FIELD(VTYPE, VLMUL, 0, 2)
FIELD(VTYPE, VSEW, 2, 3)
FIELD(VTYPE, VEDIV, 5, 2)
FIELD(VTYPE, RESERVED, 7, sizeof(target_ulong) * 8 - 9)
-FIELD(VTYPE, VILL, sizeof(target_ulong) * 8 - 2, 1)
+FIELD(VTYPE, VILL, sizeof(target_ulong) * 8 - 1, 1)
struct CPURISCVState {
target_ulong gpr[32];