aboutsummaryrefslogtreecommitdiff
path: root/include/crypto
diff options
context:
space:
mode:
authorKinsey Moore <kinsey.moore@oarcorp.com>2023-06-16 09:38:03 -0500
committerPeter Maydell <peter.maydell@linaro.org>2024-10-01 13:55:38 +0100
commit604b72dd3c393bf6a7cac59c3a74a2bec4673a80 (patch)
treef5305421e1226dd793379126c63a66609ff77109 /include/crypto
parente569d959336004be8e50547be381886ba8a6e3d0 (diff)
downloadqemu-604b72dd3c393bf6a7cac59c3a74a2bec4673a80.zip
qemu-604b72dd3c393bf6a7cac59c3a74a2bec4673a80.tar.gz
qemu-604b72dd3c393bf6a7cac59c3a74a2bec4673a80.tar.bz2
hw/arm/xlnx: Connect secondary CGEM IRQs
The Cadence GEM peripherals as configured for Zynq MPSoC and Versal platforms have two priority queues with separate interrupt sources for each. If the interrupt source for the second priority queue is not connected, they work in polling mode only. This change connects the second interrupt source for platforms where it is available. This patch has been tested using the lwIP stack with a Xilinx-supplied driver from their embeddedsw repository. Signed-off-by: Kinsey Moore <kinsey.moore@oarcorp.com> Reviewed-by: Francisco Iglesias <frasse.iglesias@gmail.com> Reviewed-by: Philippe Mathieu-Daudé <philmd@linaro.org> Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Diffstat (limited to 'include/crypto')
0 files changed, 0 insertions, 0 deletions