Age | Commit message (Expand) | Author | Files | Lines |
2018-08-29 | sparc/leon: add support for partial write psr instruction | Martin Aberg | 2 | -0/+13 |
2018-08-29 | [MIPS] Add Loongson 2K1000 proccessor support. | Chenghua Xu | 2 | -0/+9 |
2018-08-29 | [MIPS] Add Loongson 3A2000/3A3000 proccessor support. | Chenghua Xu | 2 | -0/+9 |
2018-08-29 | [MIPS] Add Loongson 3A1000 proccessor support. | Chenghua Xu | 3 | -2/+14 |
2018-08-29 | [MIPS/GAS] Add Loongson EXT2 Instructions support. | Chenghua Xu | 3 | -0/+26 |
2018-08-29 | [MIPS/GAS] Split Loongson EXT Instructions from loongson3a. | Chenghua Xu | 3 | -65/+88 |
2018-08-29 | [MIPS/GAS] Split Loongson CAM Instructions from loongson3a | Chenghua Xu | 3 | -6/+30 |
2018-08-21 | Use operand->extract to provide defaults for optional PowerPC operands | Alan Modra | 3 | -48/+82 |
2018-08-21 | Fix s12z test regexps | Alan Modra | 1 | -4/+3 |
2018-08-20 | Tidy bit twiddling | Alan Modra | 2 | -10/+12 |
2018-08-18 | Opcodes: (BRCLR / BRSET) Disassemble reserved codes instead of aborting. | John Darrington | 2 | -20/+27 |
2018-08-18 | S12Z: Move opcode header to public include directory. | John Darrington | 3 | -72/+5 |
2018-08-14 | x86-64: Display eiz for address with the addr32 prefix | H.J. Lu | 2 | -7/+29 |
2018-08-11 | x86: Add CpuCMOV and CpuFXSR | H.J. Lu | 6 | -7974/+8033 |
2018-08-06 | [ARC] Update handling AUX-registers. | claziss | 2 | -376/+379 |
2018-08-06 | x86: fold RegEip/RegRip and RegEiz/RegRiz | Jan Beulich | 4 | -18/+27 |
2018-08-03 | x86: drop NoRex64 from {,v}pmov{s,z}x* | Jan Beulich | 3 | -48/+55 |
2018-08-03 | x86: drop "mem" operand type attribute | Jan Beulich | 5 | -17991/+17995 |
2018-08-01 | csky regen | Alan Modra | 2 | -0/+5 |
2018-07-31 | Correct previous update - new translation for the opcodes subdirectory. | Nick Clifton | 2 | -393/+1909 |
2018-07-31 | x86: also optimize KXOR{D,Q} and KANDN{D,Q} | Jan Beulich | 3 | -8/+13 |
2018-07-31 | x86: fold various AVX512 templates with so far differing Masking attributes | Jan Beulich | 4 | -1443/+330 |
2018-07-31 | x86/Intel: correct permitted operand sizes for AVX512 scatter/gather | Jan Beulich | 3 | -126/+132 |
2018-07-31 | x86: drop CpuVREX | Jan Beulich | 5 | -4351/+4355 |
2018-07-30 | RISC-V: Set insn info fields correctly when disassembling. | Jim Wilson | 3 | -178/+210 |
2018-07-30 | Add support for the C_SKY series of processors. | Andrew Jenner | 9 | -0/+9228 |
2018-07-27 | Re: PowerPC Improve support for Gekko & Broadway | Alan Modra | 2 | -6/+12 |
2018-07-26 | PowerPC Improve support for Gekko & Broadway | Alex Chadwick | 3 | -5/+89 |
2018-07-25 | x86: Expand Broadcast to 3 bits | H.J. Lu | 4 | -398/+479 |
2018-07-24 | PR23430, Indices misspelled | Alan Modra | 2 | -1/+6 |
2018-07-24 | x86-64: correct AVX512F vcvtsi2s{d,s} handling | Jan Beulich | 4 | -40/+48 |
2018-07-23 | [ARC] Fix decoding of w6 signed short immediate. | Claudiu Zissulescu | 2 | -1/+9 |
2018-07-23 | [ARC] Allow vewt instruction for ARC EM family. | Claudiu Zissulescu | 2 | -2/+9 |
2018-07-23 | power9 mfupmc/mtupmc | Alan Modra | 2 | -0/+24 |
2018-07-20 | MIPS/GAS: Split Loongson MMI Instructions from loongson2f/3a | Chenghua Xu | 3 | -82/+106 |
2018-07-19 | S/390: Set the htm flag on PPA | Andreas Krebbel | 1 | -1/+1 |
2018-07-19 | x86: fold narrowing VCVT* templates | Jan Beulich | 3 | -286/+114 |
2018-07-19 | x86: fold VFPCLASSP{D,S} templates | Jan Beulich | 3 | -105/+29 |
2018-07-19 | x86: fold various AVX512* templates | Jan Beulich | 3 | -1721/+218 |
2018-07-19 | x86: fold various AVX512DQ templates | Jan Beulich | 3 | -881/+115 |
2018-07-19 | x86: fold various AVX512BW templates | Jan Beulich | 3 | -4663/+554 |
2018-07-19 | x86: fold various AVX512CD templates | Jan Beulich | 3 | -172/+28 |
2018-07-19 | x86: fold various AVX512VL templates into their AVX512F counterparts | Jan Beulich | 4 | -14498/+1716 |
2018-07-19 | x86: pre-process opcodes table before parsing | Jan Beulich | 5 | -10/+49 |
2018-07-18 | x86: Split vcvtps2{,u}qq and vcvttps2{,u}qq | H.J. Lu | 4 | -21/+109 |
2018-07-12 | This patch adds support for the SSBB and PSSBB speculation barrier instructio... | Nick Clifton | 5 | -1006/+1024 |
2018-07-12 | Add remainder of Em16 restrictions for AArch64 gas. | Tamar Christina | 2 | -26/+34 |
2018-07-11 | Adds the speculation barrier instructions to the ARM assembler and disassembler. | Sudakshina Das | 2 | -6/+16 |
2018-07-11 | x86: adjust monitor/mwait templates | Jan Beulich | 3 | -57/+67 |
2018-07-11 | x86: drop {,reg16_}inoutportreg variables | Jan Beulich | 3 | -14/+7 |