aboutsummaryrefslogtreecommitdiff
path: root/opcodes/ChangeLog
AgeCommit message (Expand)AuthorFilesLines
2023-01-03Updated translations for various languages and sub-directoriesNick Clifton1-0/+6
2023-01-01Update year range in copyright notice of binutils filesAlan Modra1-1/+1
2022-12-31Add markers for 2.40 branchNick Clifton1-0/+4
2022-11-22opcodes: Correct address for ARC's "isa_config" aux regShahab Vahedi1-0/+5
2022-10-31RX assembler: switch arguments of thw MVTACGU insn.Yoshinori Sato1-0/+5
2022-09-22opcodes: SH fix bank register disassemble.Yoshinori Sato1-0/+5
2022-07-21Add ChangeLog entry from previous commitPeter Bergner1-0/+10
2022-07-18opcodes/arc: Implement style support in the disassemblerClaudiu Zissulescu1-0/+10
2022-07-08Add markers for 2.39 branchNick Clifton1-0/+4
2022-07-04opcodes/avr: Implement style support in the disassemblerMarcus Nilsson1-0/+9
2022-04-07IBM zSystems: Add support for z16 as CPU name.Andreas Krebbel1-0/+5
2022-03-16opcodes: handle bfd_amdgcn_arch in configure scriptSimon Marchi1-0/+5
2022-03-06MIPS/opcodes: Fix alias annotation for branch instructionsMaciej W. Rozycki1-0/+8
2022-02-17Updated Serbian translations for the bfd, gold, ld and opcodes directoriesNick Clifton1-0/+4
2022-02-14microblaze: fix fsqrt collicion to build on glibc-2.35Sergei Trofimovich1-0/+5
2022-01-24Update Bulgarian, French, Romaniam and Ukranian translation for some of the s...Nick Clifton1-0/+5
2022-01-22Change version number to 2.38.50 and regenerate filesNick Clifton1-0/+5
2022-01-22Add markers for 2.38 branchNick Clifton1-0/+4
2022-01-17Update the config.guess and config.sub files from the master repository and r...Nick Clifton1-0/+5
2022-01-02Update year range in copyright notice of binutils filesAlan Modra1-1/+1
2021-12-02Allow the --visualize-jumps feature to work with the AVR disassembler.Marcus Nilsson1-0/+5
2021-11-26opcodes/riscv: add disassembler options support to libopcodesAndrew Burgess1-0/+9
2021-11-25Fix building the AArch64 assembler and disassembler when assertions are disab...Nick Clifton1-0/+7
2021-11-25Updated French translation for the opcodes directory.Nick Clifton1-0/+4
2021-10-27opcodes: Fix RPATH not being set for dynamic libbfd dependencyMaciej W. Rozycki1-0/+8
2021-09-27configure: regenerate in all projects that use libtool.m4Nick Alcock1-0/+4
2021-09-25PowerPC: Enable mfppr mfppr32, mtppr and mtppr32 extended mnemonics on POWER5Peter Bergner1-0/+5
2021-09-20riscv: print .2byte or .4byte before an unknown instruction encodingAndrew Burgess1-0/+6
2021-09-02Fix the V850 assembler's generation of relocations for the st.b instruction.Nick Clifton1-0/+6
2021-08-17opcodes: Fix the auxiliary register numbers for ARC HSShahab Vahedi1-0/+4
2021-08-10Updated Serbian and Russian translations for various sub-directoriesNick Clifton1-0/+4
2021-07-27Correct gs264e bfd_mach in mips_arch_choices.Chenghua Xu1-0/+4
2021-07-07Add changelog entries for last commitAndreas Krebbel1-0/+4
2021-07-03Update version number and regenerate filesNick Clifton1-0/+5
2021-07-03Add markers for 2.37 branchNick Clifton1-0/+4
2021-07-02Re: Fix minor NDS32 renaming snafuAlan Modra1-0/+9
2021-07-01cgen: split GUILE setting outMike Frysinger1-0/+6
2021-07-01opcodes: constify & local meps macrosMike Frysinger1-0/+7
2021-07-01opcodes: cleanup nds32 variablesMike Frysinger1-0/+17
2021-07-01opcodes: constify & localize z80 opcodesMike Frysinger1-0/+5
2021-07-01opcodes: constify & scope microblaze opcodesMike Frysinger1-0/+12
2021-07-01opcodes: constify aarch64_opcode_tablesMike Frysinger1-1/+6
2021-06-22opcodes: make use of __builtin_popcount when availableAndrew Burgess1-0/+5
2021-06-22picojava assembler and disassembler fixesAlan Modra1-0/+5
2021-06-19ubsan: vax: pointer overflowAlan Modra1-0/+4
2021-06-19Fix another strncpy warningAlan Modra1-0/+5
2021-06-17powerpc: move cell "or rx,rx,rx" hintsAlan Modra1-0/+5
2021-06-03PR1202, mcore disassembler: wrong address looptAlan Modra1-0/+6
2021-06-02arc: Construct disassembler options dynamicallyShahab Vahedi1-0/+8
2021-05-29PowerPC table driven -Mraw disassemblyAlan Modra1-0/+15