Age | Commit message (Expand) | Author | Files | Lines |
2019-05-16 | [PATCH 4/57][Arm][GAS] Add support for MVE instructions: vabav, vmladav and v... | Andre Vieira | 1 | -3/+130 |
2019-05-16 | [PATCH 3/57][Arm][GAS] Add support for MVE instructions: vabs and vneg | Andre Vieira | 1 | -6/+7 |
2019-05-16 | [PATCH 2/57][Arm][GAS] Add support for MVE instructions: vpst, vadd, vsub and... | Andre Vieira | 2 | -330/+905 |
2019-05-16 | [PATCH 1/57][Arm][GAS]: Add support for +mve and +mve.fp | Andre Vieira | 1 | -0/+16 |
2019-05-15 | S12Z: New option -mreg-prefix | John Darrington | 1 | -8/+41 |
2019-05-15 | C-SKY FAIL: jbt - csky | Alan Modra | 1 | -0/+2 |
2019-05-15 | tic54x_start_line_hook | Alan Modra | 1 | -6/+3 |
2019-05-14 | Fix illegal memory access triggered when attempting to assemble a bogus i386 ... | Nick Clifton | 1 | -0/+6 |
2019-05-14 | A series of fixes to addres problems detected by compiling the assembler with... | Nick Clifton | 23 | -109/+72 |
2019-05-10 | Add macro expansions for ADD, SUB, DADD and DSUB for MIPS r6 | Faraz Shahbazker | 1 | -6/+14 |
2019-05-09 | [binutils][aarch64] New SVE_SHLIMM_UNPRED_22 operand. | Matthew Malcomson | 1 | -0/+1 |
2019-05-09 | [binutils][aarch64] New SVE_Zm4_11_INDEX operand. | Matthew Malcomson | 1 | -0/+1 |
2019-05-09 | [binutils][aarch64] New SVE_SHRIMM_UNPRED_22 operand. | Matthew Malcomson | 1 | -0/+1 |
2019-05-09 | [binutils][aarch64] New SVE_ADDR_ZX operand. | Matthew Malcomson | 1 | -4/+48 |
2019-05-09 | [binutils][aarch64] New SVE_Zm3_11_INDEX operand. | Matthew Malcomson | 1 | -0/+1 |
2019-05-09 | [binutils][aarch64] Introduce SVE_IMM_ROT3 operand. | Matthew Malcomson | 1 | -0/+1 |
2019-05-09 | [binutils][aarch64] SVE2 feature extension flags. | Matthew Malcomson | 1 | -0/+13 |
2019-05-08 | xtensa ignores option --no-link-relax | Alan Modra | 1 | -3/+4 |
2019-05-06 | Add load-link, store-conditional paired EVA instructions | Faraz Shahbazker | 1 | -1/+18 |
2019-05-06 | PowerPC reloc symbols that shouldn't be adjusted | Alan Modra | 1 | -0/+20 |
2019-05-04 | m32c padding with nops | Alan Modra | 2 | -20/+5 |
2019-05-02 | i386: Issue a warning to IRET without suffix for .code16gcc | H.J. Lu | 1 | -7/+13 |
2019-05-01 | [BINUTILS, AArch64] Enable Transactional Memory Extension | Sudakshina Das | 1 | -0/+3 |
2019-04-26 | [MIPS] Add load-link, store-conditional paired instructions | Andrew Bennett | 1 | -9/+57 |
2019-04-26 | i386: Don't add 0x66 prefix to IRET for .code16gcc | H.J. Lu | 1 | -0/+6 |
2019-04-19 | RX Assembler: Ensure that the internal limit on the number of relaxation iter... | Nick Clifton | 2 | -8/+22 |
2019-04-18 | Improve warning message for $0 constraint on MIPSR6 branches | Matthew Fortune | 1 | -1/+4 |
2019-04-18 | MSP430 Assembler: Define symbols for functions to run through. | Jozef Lawrynowicz | 1 | -6/+38 |
2019-04-17 | MSP420 assembler: Add -m{u,U} options to enable/disable NOP warnings for unk... | Jozef Lawrynowicz | 1 | -8/+37 |
2019-04-16 | Move fixup fx_bit_fixP and fx_im_disp fields to TC_FIX_TYPE | Alan Modra | 5 | -36/+30 |
2019-04-16 | Make fixup fx_where unsigned | Alan Modra | 4 | -6/+6 |
2019-04-16 | Make frag fr_fix unsigned | Alan Modra | 7 | -13/+11 |
2019-04-15 | [binutils, ARM, 16/16] Add support to VLDR and VSTR of system registers | Andre Vieira | 1 | -4/+120 |
2019-04-15 | [binutils, ARM, 15/16] Add support for VSCCLRM | Andre Vieira | 1 | -14/+103 |
2019-04-15 | [binutils, ARM, 13/16] Add support for CLRM | Andre Vieira | 1 | -29/+85 |
2019-04-15 | [binutils, ARM, 12/16] Scalar Low Overhead loop instructions for Armv8.1-M Ma... | Andre Vieira | 1 | -0/+113 |
2019-04-15 | [binutils, ARM, 11/16] New BFCSEL instruction for Armv8.1-M Mainline | Andre Vieira | 1 | -0/+83 |
2019-04-15 | [binutils, ARM, 10/16] BFCSEL infrastructure with new global reloc R_ARM_THM_... | Andre Vieira | 1 | -0/+35 |
2019-04-15 | [binutils, ARM, 9/16] New BFL instruction for Armv8.1-M Mainline | Andre Vieira | 1 | -0/+21 |
2019-04-15 | [binutils, ARM, 8/16] BFL infrastructure with new global reloc R_ARM_THM_BF18 | Andre Vieira | 1 | -0/+35 |
2019-04-15 | [binutils, ARM, 7/16] New BFX and BFLX instruction for Armv8.1-M Mainline | Andre Vieira | 1 | -0/+9 |
2019-04-15 | [binutils, ARM, 6/16] New BF instruction for Armv8.1-M Mainline | Andre Vieira | 1 | -0/+61 |
2019-04-15 | [binutils, ARM, 5/16] BF insns infrastructure with new global reloc R_ARM_THM... | Andre Vieira | 1 | -0/+35 |
2019-04-15 | [binutils, ARM, 4/16] BF insns infrastructure with array of relocs in struct ... | Andre Vieira | 1 | -271/+304 |
2019-04-15 | [binutils, ARM, 3/16] BF insns infrastructure with new bfd_reloc_code_real fo... | Andre Vieira | 1 | -0/+54 |
2019-04-15 | [GAS, ARM, 2/16] Add CLI extension support for Armv8.1-M Mainline | Andre Vieira | 1 | -4/+16 |
2019-04-15 | [binutils, ARM, 1/16] Add support for Armv8.1-M Mainline CLI | Andre Vieira | 1 | -45/+47 |
2019-04-13 | [MIPS] Add i6500 CPU and fix i6400 default ASEs | Matthew Fortune | 1 | -1/+3 |
2019-04-13 | [MIPS] Apply ASE information for the selected processor | Matthew Fortune | 1 | -7/+15 |
2019-04-12 | GAS: S12Z: Remove definition of macro TC_M68K. | John Darrington | 1 | -3/+0 |