diff options
author | Doug Evans <dje@google.com> | 1998-02-04 01:54:47 +0000 |
---|---|---|
committer | Doug Evans <dje@google.com> | 1998-02-04 01:54:47 +0000 |
commit | 7c26196f5afeb25656f8c013a2ef13faeee25849 (patch) | |
tree | 8778ebed4b2b502918019683517cf2504024787b /opcodes | |
parent | a4f6f75ff9eca977b78ccc06979652988c6b81bb (diff) | |
download | gdb-7c26196f5afeb25656f8c013a2ef13faeee25849.zip gdb-7c26196f5afeb25656f8c013a2ef13faeee25849.tar.gz gdb-7c26196f5afeb25656f8c013a2ef13faeee25849.tar.bz2 |
* cgen-opc.c (cgen_set_cpu): Initialize hardware table.
* m32r-opc.h, m32r-opc.c, m32r-asm.c, m32r-dis.c: Update.
Diffstat (limited to 'opcodes')
-rw-r--r-- | opcodes/ChangeLog | 15 | ||||
-rw-r--r-- | opcodes/m32r-opc.c | 1143 | ||||
-rw-r--r-- | opcodes/m32r-opc.h | 293 |
3 files changed, 1058 insertions, 393 deletions
diff --git a/opcodes/ChangeLog b/opcodes/ChangeLog index 8cca45a..4bf5a8d 100644 --- a/opcodes/ChangeLog +++ b/opcodes/ChangeLog @@ -1,3 +1,18 @@ +Tue Feb 3 17:19:40 1998 Doug Evans <devans@seba.cygnus.com> + + * cgen-opc.c (cgen_set_cpu): Initialize hardware table. + * m32r-opc.h, m32r-opc.c, m32r-asm.c, m32r-dis.c: Regenerate. + +Mon Feb 2 19:22:15 1998 Steve Haworth <steve@pm.cse.rmit.EDU.AU> + + * tic30-dis.c: New file. + * disassemble.c (disassembler): Add bfd_arch_tic30 case. + * configure.in: Handle bfd_tic30_arch. + * Makefile.am: Rebuild dependencies. + (CFILES): Add tic30-dis.c + (ALL_MACHINES): Add tic30-dis.lo. + * configure, Makefile.in: Rebuild. + start-sanitize-m32rx Mon Feb 2 11:04:08 1998 Nick Clifton <nickc@cygnus.com> diff --git a/opcodes/m32r-opc.c b/opcodes/m32r-opc.c index deebaf3..38ad0de 100644 --- a/opcodes/m32r-opc.c +++ b/opcodes/m32r-opc.c @@ -1,5 +1,7 @@ /* CGEN opcode support for m32r. +This file is machine generated with CGEN. + Copyright (C) 1996, 1997, 1998 Free Software Foundation, Inc. This file is part of the GNU Binutils and/or GDB, the GNU debugger. @@ -30,13 +32,28 @@ with this program; if not, write to the Free Software Foundation, Inc., /* Attributes. */ -static const CGEN_ATTR_ENTRY MACH_attr[] = +static const CGEN_ATTR_ENTRY MACH_attr[] = { { "m32r", MACH_M32R }, +/* start-sanitize-m32rx */ + { "m32rx", MACH_M32RX }, +/* end-sanitize-m32rx */ + { "max", MACH_MAX }, + { 0, 0 } +}; + +/* start-sanitize-m32rx */ +static const CGEN_ATTR_ENTRY PIPE_attr[] = +{ + { "NONE", PIPE_NONE }, + { "O", PIPE_O }, + { "S", PIPE_S }, + { "OS", PIPE_OS }, { 0, 0 } }; -const CGEN_ATTR_TABLE m32r_cgen_operand_attr_table[] = +/* end-sanitize-m32rx */ +const CGEN_ATTR_TABLE m32r_cgen_operand_attr_table[] = { { "ABS-ADDR", NULL }, { "FAKE", NULL }, @@ -50,32 +67,22 @@ const CGEN_ATTR_TABLE m32r_cgen_operand_attr_table[] = { 0, 0 } }; -const CGEN_ATTR_TABLE m32r_cgen_insn_attr_table[] = +const CGEN_ATTR_TABLE m32r_cgen_insn_attr_table[] = { + { "MACH", & MACH_attr[0] }, +/* start-sanitize-m32rx */ + { "PIPE", & PIPE_attr[0] }, +/* end-sanitize-m32rx */ { "ALIAS", NULL }, { "COND-CTI", NULL }, { "FILL-SLOT", NULL }, + { "PARALLEL", NULL }, { "RELAX", NULL }, - { "RELAX-BC", NULL }, - { "RELAX-BL", NULL }, - { "RELAX-BNC", NULL }, - { "RELAX-BRA", NULL }, { "RELAXABLE", NULL }, { "UNCOND-CTI", NULL }, { 0, 0 } }; -CGEN_KEYWORD_ENTRY m32r_cgen_opval_mach_entries[] = -{ - { "m32r", MACH_M32R } -}; - -CGEN_KEYWORD m32r_cgen_opval_mach = -{ - & m32r_cgen_opval_mach_entries[0], - 1 -}; - CGEN_KEYWORD_ENTRY m32r_cgen_opval_h_gr_entries[] = { { "fp", 13 }, @@ -127,32 +134,52 @@ CGEN_KEYWORD m32r_cgen_opval_h_cr = 12 }; +/* start-sanitize-m32rx */ +CGEN_KEYWORD_ENTRY m32r_cgen_opval_h_accums_entries[] = +{ + { "a0", 0 }, + { "a1", 1 } +}; -static CGEN_HW_ENTRY m32r_cgen_hw_entries[] = +CGEN_KEYWORD m32r_cgen_opval_h_accums = { - { & m32r_cgen_hw_entries[1], "h-pc", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[2], "h-memory", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[3], "h-sint", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[4], "h-uint", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[5], "h-addr", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[6], "h-iaddr", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[7], "h-hi16", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[8], "h-slo16", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[9], "h-ulo16", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[10], "h-gr", CGEN_ASM_KEYWORD /*FIXME*/, & m32r_cgen_opval_h_gr }, - { & m32r_cgen_hw_entries[11], "h-cr", CGEN_ASM_KEYWORD /*FIXME*/, & m32r_cgen_opval_h_cr }, - { & m32r_cgen_hw_entries[12], "h-accum", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[13], "h-cond", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[14], "h-sm", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[15], "h-bsm", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[16], "h-ie", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[17], "h-bie", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[18], "h-bcond", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { NULL, "h-bpc", CGEN_ASM_KEYWORD /*FIXME*/, 0 } + & m32r_cgen_opval_h_accums_entries[0], + 2 }; +/* end-sanitize-m32rx */ + +static CGEN_HW_ENTRY m32r_cgen_hw_entries[] = +{ + { "h-pc", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-memory", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-sint", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-uint", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-addr", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-iaddr", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-hi16", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-slo16", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-ulo16", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-gr", CGEN_ASM_KEYWORD, (PTR) & m32r_cgen_opval_h_gr }, + { "h-cr", CGEN_ASM_KEYWORD, (PTR) & m32r_cgen_opval_h_cr }, + { "h-accum", CGEN_ASM_KEYWORD, (PTR) 0 }, +/* start-sanitize-m32rx */ + { "h-accums", CGEN_ASM_KEYWORD, (PTR) & m32r_cgen_opval_h_accums }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + { "h-abort", CGEN_ASM_KEYWORD, (PTR) 0 }, +/* end-sanitize-m32rx */ + { "h-cond", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-sm", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-bsm", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-ie", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-bie", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-bcond", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-bpc", CGEN_ASM_KEYWORD, (PTR) 0 }, + { 0 } +}; -const CGEN_OPERAND m32r_cgen_operand_table[CGEN_NUM_OPERANDS] = +const CGEN_OPERAND m32r_cgen_operand_table[MAX_OPERANDS] = { /* pc: program counter */ { "pc", 0, 0, { 0, 0|(1<<CGEN_OPERAND_FAKE)|(1<<CGEN_OPERAND_PC), { 0 } } }, @@ -178,6 +205,14 @@ const CGEN_OPERAND m32r_cgen_operand_table[CGEN_NUM_OPERANDS] = { "uimm5", 11, 5, { 0, 0|(1<<CGEN_OPERAND_UNSIGNED), { 0 } } }, /* uimm16: 16 bit unsigned immediate */ { "uimm16", 16, 16, { 0, 0|(1<<CGEN_OPERAND_UNSIGNED), { 0 } } }, +/* start-sanitize-m32rx */ +/* accs: accumulator register */ + { "accs", 12, 2, { 0, 0|(1<<CGEN_OPERAND_UNSIGNED), { 0 } } }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* acc: accumulator reg (d) */ + { "acc", 8, 1, { 0, 0|(1<<CGEN_OPERAND_UNSIGNED), { 0 } } }, +/* end-sanitize-m32rx */ /* hi16: high 16 bit immediate, sign optional */ { "hi16", 16, 16, { 0, 0|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_UNSIGNED), { 0 } } }, /* slo16: 16 bit signed immediate, for low() */ @@ -196,6 +231,10 @@ const CGEN_OPERAND m32r_cgen_operand_table[CGEN_NUM_OPERANDS] = { "condbit", 0, 0, { 0, 0|(1<<CGEN_OPERAND_FAKE), { 0 } } }, /* accum: accumulator */ { "accum", 0, 0, { 0, 0|(1<<CGEN_OPERAND_FAKE), { 0 } } }, +/* start-sanitize-m32rx */ +/* abort-parallel-execution: abort parallel execution */ + { "abort-parallel-execution", 0, 0, { 0, 0|(1<<CGEN_OPERAND_FAKE), { 0 } } }, +/* end-sanitize-m32rx */ }; #define OP 1 /* syntax value for mnemonic */ @@ -204,74 +243,108 @@ static const CGEN_SYNTAX syntax_table[] = { /* <op> $dr,$sr */ /* 0 */ { OP, ' ', 130, ',', 129, 0 }, +/* <op> $dr,$sr,#$slo16 */ +/* 1 */ { OP, ' ', 130, ',', 129, ',', '#', 143, 0 }, /* <op> $dr,$sr,$slo16 */ -/* 1 */ { OP, ' ', 130, ',', 129, ',', 141, 0 }, +/* 2 */ { OP, ' ', 130, ',', 129, ',', 143, 0 }, +/* <op> $dr,$sr,#$uimm16 */ +/* 3 */ { OP, ' ', 130, ',', 129, ',', '#', 139, 0 }, /* <op> $dr,$sr,$uimm16 */ -/* 2 */ { OP, ' ', 130, ',', 129, ',', 139, 0 }, +/* 4 */ { OP, ' ', 130, ',', 129, ',', 139, 0 }, +/* <op> $dr,$sr,#$ulo16 */ +/* 5 */ { OP, ' ', 130, ',', 129, ',', '#', 144, 0 }, /* <op> $dr,$sr,$ulo16 */ -/* 3 */ { OP, ' ', 130, ',', 129, ',', 142, 0 }, +/* 6 */ { OP, ' ', 130, ',', 129, ',', 144, 0 }, +/* <op> $dr,#$simm8 */ +/* 7 */ { OP, ' ', 130, ',', '#', 135, 0 }, /* <op> $dr,$simm8 */ -/* 4 */ { OP, ' ', 130, ',', 135, 0 }, +/* 8 */ { OP, ' ', 130, ',', 135, 0 }, +/* <op> $dr,$sr,#$simm16 */ +/* 9 */ { OP, ' ', 130, ',', 129, ',', '#', 136, 0 }, /* <op> $dr,$sr,$simm16 */ -/* 5 */ { OP, ' ', 130, ',', 129, ',', 136, 0 }, +/* 10 */ { OP, ' ', 130, ',', 129, ',', 136, 0 }, /* <op> $disp8 */ -/* 6 */ { OP, ' ', 144, 0 }, +/* 11 */ { OP, ' ', 146, 0 }, /* <op> $disp24 */ -/* 7 */ { OP, ' ', 146, 0 }, +/* 12 */ { OP, ' ', 148, 0 }, /* <op> $src1,$src2,$disp16 */ -/* 8 */ { OP, ' ', 131, ',', 132, ',', 145, 0 }, +/* 13 */ { OP, ' ', 131, ',', 132, ',', 147, 0 }, /* <op> $src2,$disp16 */ -/* 9 */ { OP, ' ', 132, ',', 145, 0 }, +/* 14 */ { OP, ' ', 132, ',', 147, 0 }, /* <op> $src1,$src2 */ -/* 10 */ { OP, ' ', 131, ',', 132, 0 }, +/* 15 */ { OP, ' ', 131, ',', 132, 0 }, +/* <op> $src2,#$simm16 */ +/* 16 */ { OP, ' ', 132, ',', '#', 136, 0 }, /* <op> $src2,$simm16 */ -/* 11 */ { OP, ' ', 132, ',', 136, 0 }, +/* 17 */ { OP, ' ', 132, ',', 136, 0 }, +/* <op> $src2,#$uimm16 */ +/* 18 */ { OP, ' ', 132, ',', '#', 139, 0 }, /* <op> $src2,$uimm16 */ -/* 12 */ { OP, ' ', 132, ',', 139, 0 }, +/* 19 */ { OP, ' ', 132, ',', 139, 0 }, +/* <op> $src2 */ +/* 20 */ { OP, ' ', 132, 0 }, /* <op> $sr */ -/* 13 */ { OP, ' ', 129, 0 }, +/* 21 */ { OP, ' ', 129, 0 }, /* <op> $dr,@$sr */ -/* 14 */ { OP, ' ', 130, ',', '@', 129, 0 }, +/* 22 */ { OP, ' ', 130, ',', '@', 129, 0 }, /* <op> $dr,@($sr) */ -/* 15 */ { OP, ' ', 130, ',', '@', '(', 129, ')', 0 }, +/* 23 */ { OP, ' ', 130, ',', '@', '(', 129, ')', 0 }, /* <op> $dr,@($slo16,$sr) */ -/* 16 */ { OP, ' ', 130, ',', '@', '(', 141, ',', 129, ')', 0 }, +/* 24 */ { OP, ' ', 130, ',', '@', '(', 143, ',', 129, ')', 0 }, /* <op> $dr,@($sr,$slo16) */ -/* 17 */ { OP, ' ', 130, ',', '@', '(', 129, ',', 141, ')', 0 }, +/* 25 */ { OP, ' ', 130, ',', '@', '(', 129, ',', 143, ')', 0 }, /* <op> $dr,@$sr+ */ -/* 18 */ { OP, ' ', 130, ',', '@', 129, '+', 0 }, +/* 26 */ { OP, ' ', 130, ',', '@', 129, '+', 0 }, +/* <op> $dr,#$uimm24 */ +/* 27 */ { OP, ' ', 130, ',', '#', 145, 0 }, /* <op> $dr,$uimm24 */ -/* 19 */ { OP, ' ', 130, ',', 143, 0 }, +/* 28 */ { OP, ' ', 130, ',', 145, 0 }, /* <op> $dr,$slo16 */ -/* 20 */ { OP, ' ', 130, ',', 141, 0 }, +/* 29 */ { OP, ' ', 130, ',', 143, 0 }, +/* <op> $src1,$src2,$acc */ +/* 30 */ { OP, ' ', 131, ',', 132, ',', 141, 0 }, /* <op> $dr */ -/* 21 */ { OP, ' ', 130, 0 }, +/* 31 */ { OP, ' ', 130, 0 }, +/* <op> $dr,$accs */ +/* 32 */ { OP, ' ', 130, ',', 140, 0 }, /* <op> $dr,$scr */ -/* 22 */ { OP, ' ', 130, ',', 133, 0 }, +/* 33 */ { OP, ' ', 130, ',', 133, 0 }, /* <op> $src1 */ -/* 23 */ { OP, ' ', 131, 0 }, +/* 34 */ { OP, ' ', 131, 0 }, +/* <op> $src1,$accs */ +/* 35 */ { OP, ' ', 131, ',', 140, 0 }, /* <op> $sr,$dcr */ -/* 24 */ { OP, ' ', 129, ',', 134, 0 }, +/* 36 */ { OP, ' ', 129, ',', 134, 0 }, /* <op> */ -/* 25 */ { OP, 0 }, +/* 37 */ { OP, 0 }, +/* <op> $accs */ +/* 38 */ { OP, ' ', 140, 0 }, +/* <op> $dr,#$hi16 */ +/* 39 */ { OP, ' ', 130, ',', '#', 142, 0 }, /* <op> $dr,$hi16 */ -/* 26 */ { OP, ' ', 130, ',', 140, 0 }, +/* 40 */ { OP, ' ', 130, ',', 142, 0 }, +/* <op> $dr,#$uimm5 */ +/* 41 */ { OP, ' ', 130, ',', '#', 138, 0 }, /* <op> $dr,$uimm5 */ -/* 27 */ { OP, ' ', 130, ',', 138, 0 }, +/* 42 */ { OP, ' ', 130, ',', 138, 0 }, /* <op> $src1,@$src2 */ -/* 28 */ { OP, ' ', 131, ',', '@', 132, 0 }, +/* 43 */ { OP, ' ', 131, ',', '@', 132, 0 }, /* <op> $src1,@($src2) */ -/* 29 */ { OP, ' ', 131, ',', '@', '(', 132, ')', 0 }, +/* 44 */ { OP, ' ', 131, ',', '@', '(', 132, ')', 0 }, /* <op> $src1,@($slo16,$src2) */ -/* 30 */ { OP, ' ', 131, ',', '@', '(', 141, ',', 132, ')', 0 }, +/* 45 */ { OP, ' ', 131, ',', '@', '(', 143, ',', 132, ')', 0 }, /* <op> $src1,@($src2,$slo16) */ -/* 31 */ { OP, ' ', 131, ',', '@', '(', 132, ',', 141, ')', 0 }, +/* 46 */ { OP, ' ', 131, ',', '@', '(', 132, ',', 143, ')', 0 }, /* <op> $src1,@+$src2 */ -/* 32 */ { OP, ' ', 131, ',', '@', '+', 132, 0 }, +/* 47 */ { OP, ' ', 131, ',', '@', '+', 132, 0 }, /* <op> $src1,@-$src2 */ -/* 33 */ { OP, ' ', 131, ',', '@', '-', 132, 0 }, +/* 48 */ { OP, ' ', 131, ',', '@', '-', 132, 0 }, +/* <op> #$uimm4 */ +/* 49 */ { OP, ' ', '#', 137, 0 }, /* <op> $uimm4 */ -/* 34 */ { OP, ' ', 137, 0 }, +/* 50 */ { OP, ' ', 137, 0 }, +/* <op> $dr,$src2 */ +/* 51 */ { OP, ' ', 130, ',', 132, 0 }, }; #undef OP @@ -304,39 +377,51 @@ static const CGEN_FORMAT format_table[] = /* 11 */ { 32, 32, 0xfff00000 }, /* f-op1.number.f-r1.number.f-op2.number.f-r2.src2.f-uimm16.uimm16. */ /* 12 */ { 32, 32, 0xfff00000 }, +/* f-op1.number.f-r1.number.f-op2.number.f-r2.src2. */ +/* 13 */ { 16, 16, 0xfff0 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.sr.f-simm16.number. */ -/* 13 */ { 32, 32, 0xf0f0ffff }, +/* 14 */ { 32, 32, 0xf0f0ffff }, /* f-op1.number.f-r1.number.f-op2.number.f-r2.sr. */ -/* 14 */ { 16, 16, 0xfff0 }, +/* 15 */ { 16, 16, 0xfff0 }, /* f-op1.number.f-r1.dr.f-uimm24.uimm24. */ -/* 15 */ { 32, 32, 0xf0000000 }, +/* 16 */ { 32, 32, 0xf0000000 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.number.f-simm16.slo16. */ -/* 16 */ { 32, 32, 0xf0ff0000 }, +/* 17 */ { 32, 32, 0xf0ff0000 }, +/* f-op1.number.f-r1.src1.f-acc.acc.f-op23.number.f-r2.src2. */ +/* 18 */ { 16, 16, 0xf070 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.number. */ -/* 17 */ { 16, 16, 0xf0ff }, +/* 19 */ { 16, 16, 0xf0ff }, +/* f-op1.number.f-r1.dr.f-op2.number.f-accs.accs.f-op3.number. */ +/* 20 */ { 16, 16, 0xf0f3 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.scr. */ -/* 18 */ { 16, 16, 0xf0f0 }, +/* 21 */ { 16, 16, 0xf0f0 }, /* f-op1.number.f-r1.src1.f-op2.number.f-r2.number. */ -/* 19 */ { 16, 16, 0xf0ff }, +/* 22 */ { 16, 16, 0xf0ff }, +/* f-op1.number.f-r1.src1.f-op2.number.f-accs.accs.f-op3.number. */ +/* 23 */ { 16, 16, 0xf0f3 }, /* f-op1.number.f-r1.dcr.f-op2.number.f-r2.sr. */ -/* 20 */ { 16, 16, 0xf0f0 }, +/* 24 */ { 16, 16, 0xf0f0 }, /* f-op1.number.f-r1.number.f-op2.number.f-r2.number. */ -/* 21 */ { 16, 16, 0xffff }, +/* 25 */ { 16, 16, 0xffff }, +/* f-op1.number.f-r1.number.f-op2.number.f-accs.accs.f-op3.number. */ +/* 26 */ { 16, 16, 0xfff3 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.number.f-hi16.hi16. */ -/* 22 */ { 32, 32, 0xf0ff0000 }, +/* 27 */ { 32, 32, 0xf0ff0000 }, /* f-op1.number.f-r1.dr.f-shift-op2.number.f-uimm5.uimm5. */ -/* 23 */ { 16, 16, 0xf0e0 }, +/* 28 */ { 16, 16, 0xf0e0 }, /* f-op1.number.f-r1.src1.f-op2.number.f-r2.src2.f-simm16.slo16. */ -/* 24 */ { 32, 32, 0xf0f00000 }, +/* 29 */ { 32, 32, 0xf0f00000 }, /* f-op1.number.f-r1.number.f-op2.number.f-uimm4.uimm4. */ -/* 25 */ { 16, 16, 0xfff0 }, +/* 30 */ { 16, 16, 0xfff0 }, +/* f-op1.number.f-r1.dr.f-op2.number.f-r2.src2.f-uimm16.number. */ +/* 31 */ { 32, 32, 0xf0f0ffff }, }; #define A(a) (1 << CGEN_CAT3 (CGEN_INSN,_,a)) #define SYN(n) (& syntax_table[n]) #define FMT(n) (& format_table[n]) -const CGEN_INSN m32r_cgen_insn_table_entries[CGEN_NUM_INSNS] = +const CGEN_INSN m32r_cgen_insn_table_entries[MAX_INSNS] = { /* null first entry, end of all hash chains */ { { 0 }, 0 }, @@ -344,764 +429,1150 @@ const CGEN_INSN m32r_cgen_insn_table_entries[CGEN_NUM_INSNS] = { { 1, 1, 1, 1 }, "add", "add", SYN (0), FMT (0), 0xa0, - { 0, 0, { 0 } } + { 2, 0|A(PARALLEL), { (1<<MACH_M32R), PIPE_OS } } }, -/* add3 $dr,$sr,$slo16 */ +/* add3 $dr,$sr,#$slo16 */ { { 1, 1, 1, 1 }, "add3", "add3", SYN (1), FMT (1), 0x80a00000, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } + }, +/* add3 $dr,$sr,$slo16 */ + { + { 1, 1, 1, 1 }, + "add3.a", "add3", SYN (2), FMT (1), 0x80a00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* and $dr,$sr */ { { 1, 1, 1, 1 }, "and", "and", SYN (0), FMT (0), 0xc0, - { 0, 0, { 0 } } + { 2, 0|A(PARALLEL), { (1<<MACH_M32R), PIPE_OS } } + }, +/* and3 $dr,$sr,#$uimm16 */ + { + { 1, 1, 1, 1 }, + "and3", "and3", SYN (3), FMT (2), 0x80c00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* and3 $dr,$sr,$uimm16 */ { { 1, 1, 1, 1 }, - "and3", "and3", SYN (2), FMT (2), 0x80c00000, - { 0, 0, { 0 } } + "and3.a", "and3", SYN (4), FMT (2), 0x80c00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* or $dr,$sr */ { { 1, 1, 1, 1 }, "or", "or", SYN (0), FMT (0), 0xe0, - { 0, 0, { 0 } } + { 2, 0|A(PARALLEL), { (1<<MACH_M32R), PIPE_OS } } + }, +/* or3 $dr,$sr,#$ulo16 */ + { + { 1, 1, 1, 1 }, + "or3", "or3", SYN (5), FMT (3), 0x80e00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* or3 $dr,$sr,$ulo16 */ { { 1, 1, 1, 1 }, - "or3", "or3", SYN (3), FMT (3), 0x80e00000, - { 0, 0, { 0 } } + "or3.a", "or3", SYN (6), FMT (3), 0x80e00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* xor $dr,$sr */ { { 1, 1, 1, 1 }, "xor", "xor", SYN (0), FMT (0), 0xd0, - { 0, 0, { 0 } } + { 2, 0|A(PARALLEL), { (1<<MACH_M32R), PIPE_OS } } + }, +/* xor3 $dr,$sr,#$uimm16 */ + { + { 1, 1, 1, 1 }, + "xor3", "xor3", SYN (3), FMT (2), 0x80d00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* xor3 $dr,$sr,$uimm16 */ { { 1, 1, 1, 1 }, - "xor3", "xor3", SYN (2), FMT (2), 0x80d00000, - { 0, 0, { 0 } } + "xor3.a", "xor3", SYN (4), FMT (2), 0x80d00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* addi $dr,#$simm8 */ + { + { 1, 1, 1, 1 }, + "addi", "addi", SYN (7), FMT (4), 0x4000, + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* addi $dr,$simm8 */ { { 1, 1, 1, 1 }, - "addi", "addi", SYN (4), FMT (4), 0x4000, - { 0, 0, { 0 } } + "addi.a", "addi", SYN (8), FMT (4), 0x4000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_OS } } }, /* addv $dr,$sr */ { { 1, 1, 1, 1 }, "addv", "addv", SYN (0), FMT (0), 0x80, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } + }, +/* addv3 $dr,$sr,#$simm16 */ + { + { 1, 1, 1, 1 }, + "addv3", "addv3", SYN (9), FMT (5), 0x80800000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* addv3 $dr,$sr,$simm16 */ { { 1, 1, 1, 1 }, - "addv3", "addv3", SYN (5), FMT (5), 0x80800000, - { 0, 0, { 0 } } + "addv3.a", "addv3", SYN (10), FMT (5), 0x80800000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* addx $dr,$sr */ { { 1, 1, 1, 1 }, "addx", "addx", SYN (0), FMT (0), 0x90, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* bc $disp8 */ { { 1, 1, 1, 1 }, - "bc8", "bc", SYN (6), FMT (6), 0x7c00, - { 0, 0|A(RELAX_BC)|A(RELAXABLE)|A(COND_CTI), { 0 } } + "bc8", "bc", SYN (11), FMT (6), 0x7c00, + { 2, 0|A(RELAXABLE)|A(COND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* bc.s $disp8 */ { { 1, 1, 1, 1 }, - "bc8.s", "bc.s", SYN (6), FMT (6), 0x7c00, - { 0, 0|A(ALIAS)|A(COND_CTI), { 0 } } + "bc8.s", "bc.s", SYN (11), FMT (6), 0x7c00, + { 2, 0|A(ALIAS)|A(COND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* bc $disp24 */ { { 1, 1, 1, 1 }, - "bc24", "bc", SYN (7), FMT (7), 0xfc000000, - { 0, 0|A(RELAX_BC)|A(RELAX)|A(COND_CTI), { 0 } } + "bc24", "bc", SYN (12), FMT (7), 0xfc000000, + { 2, 0|A(RELAX)|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bc.l $disp24 */ { { 1, 1, 1, 1 }, - "bc24.l", "bc.l", SYN (7), FMT (7), 0xfc000000, - { 0, 0|A(ALIAS)|A(COND_CTI), { 0 } } + "bc24.l", "bc.l", SYN (12), FMT (7), 0xfc000000, + { 2, 0|A(ALIAS)|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* beq $src1,$src2,$disp16 */ { { 1, 1, 1, 1 }, - "beq", "beq", SYN (8), FMT (8), 0xb0000000, - { 0, 0|A(COND_CTI), { 0 } } + "beq", "beq", SYN (13), FMT (8), 0xb0000000, + { 2, 0|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* beqz $src2,$disp16 */ { { 1, 1, 1, 1 }, - "beqz", "beqz", SYN (9), FMT (9), 0xb0800000, - { 0, 0|A(COND_CTI), { 0 } } + "beqz", "beqz", SYN (14), FMT (9), 0xb0800000, + { 2, 0|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bgez $src2,$disp16 */ { { 1, 1, 1, 1 }, - "bgez", "bgez", SYN (9), FMT (9), 0xb0b00000, - { 0, 0|A(COND_CTI), { 0 } } + "bgez", "bgez", SYN (14), FMT (9), 0xb0b00000, + { 2, 0|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bgtz $src2,$disp16 */ { { 1, 1, 1, 1 }, - "bgtz", "bgtz", SYN (9), FMT (9), 0xb0d00000, - { 0, 0|A(COND_CTI), { 0 } } + "bgtz", "bgtz", SYN (14), FMT (9), 0xb0d00000, + { 2, 0|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* blez $src2,$disp16 */ { { 1, 1, 1, 1 }, - "blez", "blez", SYN (9), FMT (9), 0xb0c00000, - { 0, 0|A(COND_CTI), { 0 } } + "blez", "blez", SYN (14), FMT (9), 0xb0c00000, + { 2, 0|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bltz $src2,$disp16 */ { { 1, 1, 1, 1 }, - "bltz", "bltz", SYN (9), FMT (9), 0xb0a00000, - { 0, 0|A(COND_CTI), { 0 } } + "bltz", "bltz", SYN (14), FMT (9), 0xb0a00000, + { 2, 0|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bnez $src2,$disp16 */ { { 1, 1, 1, 1 }, - "bnez", "bnez", SYN (9), FMT (9), 0xb0900000, - { 0, 0|A(COND_CTI), { 0 } } + "bnez", "bnez", SYN (14), FMT (9), 0xb0900000, + { 2, 0|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bl $disp8 */ { { 1, 1, 1, 1 }, - "bl8", "bl", SYN (6), FMT (6), 0x7e00, - { 0, 0|A(FILL_SLOT)|A(RELAX_BL)|A(RELAXABLE)|A(UNCOND_CTI), { 0 } } + "bl8", "bl", SYN (11), FMT (6), 0x7e00, + { 2, 0|A(FILL_SLOT)|A(RELAXABLE)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* bl.s $disp8 */ { { 1, 1, 1, 1 }, - "bl8.s", "bl.s", SYN (6), FMT (6), 0x7e00, - { 0, 0|A(FILL_SLOT)|A(ALIAS)|A(UNCOND_CTI), { 0 } } + "bl8.s", "bl.s", SYN (11), FMT (6), 0x7e00, + { 2, 0|A(FILL_SLOT)|A(ALIAS)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* bl $disp24 */ { { 1, 1, 1, 1 }, - "bl24", "bl", SYN (7), FMT (7), 0xfe000000, - { 0, 0|A(RELAX_BL)|A(RELAX)|A(UNCOND_CTI), { 0 } } + "bl24", "bl", SYN (12), FMT (7), 0xfe000000, + { 2, 0|A(RELAX)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bl.l $disp24 */ { { 1, 1, 1, 1 }, - "bl24.l", "bl.l", SYN (7), FMT (7), 0xfe000000, - { 0, 0|A(ALIAS)|A(UNCOND_CTI), { 0 } } + "bl24.l", "bl.l", SYN (12), FMT (7), 0xfe000000, + { 2, 0|A(ALIAS)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* start-sanitize-m32rx */ +/* bcl $disp8 */ + { + { 1, 1, 1, 1 }, + "bcl8", "bcl", SYN (11), FMT (6), 0x7800, + { 2, 0|A(RELAXABLE)|A(COND_CTI), { (1<<MACH_M32RX), PIPE_O } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* bcl.s $disp8 */ + { + { 1, 1, 1, 1 }, + "bcl8.s", "bcl.s", SYN (11), FMT (6), 0x7800, + { 2, 0|A(ALIAS)|A(COND_CTI), { (1<<MACH_M32RX), PIPE_O } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* bcl $disp24 */ + { + { 1, 1, 1, 1 }, + "bcl24", "bcl", SYN (12), FMT (7), 0xf8000000, + { 2, 0|A(RELAX)|A(COND_CTI), { (1<<MACH_M32RX), PIPE_NONE } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* bcl.l $disp24 */ + { + { 1, 1, 1, 1 }, + "bcl24.l", "bcl.l", SYN (12), FMT (7), 0xf8000000, + { 2, 0|A(ALIAS)|A(COND_CTI), { (1<<MACH_M32RX), PIPE_NONE } } }, +/* end-sanitize-m32rx */ /* bnc $disp8 */ { { 1, 1, 1, 1 }, - "bnc8", "bnc", SYN (6), FMT (6), 0x7d00, - { 0, 0|A(RELAX_BNC)|A(RELAXABLE)|A(COND_CTI), { 0 } } + "bnc8", "bnc", SYN (11), FMT (6), 0x7d00, + { 2, 0|A(RELAXABLE)|A(COND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* bnc.s $disp8 */ { { 1, 1, 1, 1 }, - "bnc8.s", "bnc.s", SYN (6), FMT (6), 0x7d00, - { 0, 0|A(ALIAS)|A(COND_CTI), { 0 } } + "bnc8.s", "bnc.s", SYN (11), FMT (6), 0x7d00, + { 2, 0|A(ALIAS)|A(COND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* bnc $disp24 */ { { 1, 1, 1, 1 }, - "bnc24", "bnc", SYN (7), FMT (7), 0xfd000000, - { 0, 0|A(RELAX_BNC)|A(RELAX)|A(COND_CTI), { 0 } } + "bnc24", "bnc", SYN (12), FMT (7), 0xfd000000, + { 2, 0|A(RELAX)|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bnc.l $disp24 */ { { 1, 1, 1, 1 }, - "bnc24.l", "bnc.l", SYN (7), FMT (7), 0xfd000000, - { 0, 0|A(ALIAS)|A(COND_CTI), { 0 } } + "bnc24.l", "bnc.l", SYN (12), FMT (7), 0xfd000000, + { 2, 0|A(ALIAS)|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bne $src1,$src2,$disp16 */ { { 1, 1, 1, 1 }, - "bne", "bne", SYN (8), FMT (8), 0xb0100000, - { 0, 0|A(COND_CTI), { 0 } } + "bne", "bne", SYN (13), FMT (8), 0xb0100000, + { 2, 0|A(COND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bra $disp8 */ { { 1, 1, 1, 1 }, - "bra8", "bra", SYN (6), FMT (6), 0x7f00, - { 0, 0|A(RELAX_BRA)|A(RELAXABLE)|A(UNCOND_CTI), { 0 } } + "bra8", "bra", SYN (11), FMT (6), 0x7f00, + { 2, 0|A(FILL_SLOT)|A(RELAXABLE)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* bra.s $disp8 */ { { 1, 1, 1, 1 }, - "bra8.s", "bra.s", SYN (6), FMT (6), 0x7f00, - { 0, 0|A(ALIAS)|A(UNCOND_CTI), { 0 } } + "bra8.s", "bra.s", SYN (11), FMT (6), 0x7f00, + { 2, 0|A(ALIAS)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* bra $disp24 */ { { 1, 1, 1, 1 }, - "bra24", "bra", SYN (7), FMT (7), 0xff000000, - { 0, 0|A(RELAX_BRA)|A(RELAX)|A(UNCOND_CTI), { 0 } } + "bra24", "bra", SYN (12), FMT (7), 0xff000000, + { 2, 0|A(RELAX)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_NONE } } }, /* bra.l $disp24 */ { { 1, 1, 1, 1 }, - "bra24.l", "bra.l", SYN (7), FMT (7), 0xff000000, - { 0, 0|A(ALIAS)|A(UNCOND_CTI), { 0 } } + "bra24.l", "bra.l", SYN (12), FMT (7), 0xff000000, + { 2, 0|A(ALIAS)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* start-sanitize-m32rx */ +/* bncl $disp8 */ + { + { 1, 1, 1, 1 }, + "bncl8", "bncl", SYN (11), FMT (6), 0x7900, + { 2, 0|A(RELAXABLE)|A(COND_CTI), { (1<<MACH_M32RX), PIPE_O } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* bncl.s $disp8 */ + { + { 1, 1, 1, 1 }, + "bncl8.s", "bncl.s", SYN (11), FMT (6), 0x7900, + { 2, 0|A(ALIAS)|A(COND_CTI), { (1<<MACH_M32RX), PIPE_NONE } } }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* bncl $disp24 */ + { + { 1, 1, 1, 1 }, + "bncl24", "bncl", SYN (12), FMT (7), 0xf9000000, + { 2, 0|A(RELAX)|A(COND_CTI), { (1<<MACH_M32RX), PIPE_NONE } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* bncl.l $disp24 */ + { + { 1, 1, 1, 1 }, + "bncl24.l", "bncl.l", SYN (12), FMT (7), 0xf9000000, + { 2, 0|A(ALIAS)|A(COND_CTI), { (1<<MACH_M32RX), PIPE_NONE } } + }, +/* end-sanitize-m32rx */ /* cmp $src1,$src2 */ { { 1, 1, 1, 1 }, - "cmp", "cmp", SYN (10), FMT (10), 0x40, - { 0, 0, { 0 } } + "cmp", "cmp", SYN (15), FMT (10), 0x40, + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } + }, +/* cmpi $src2,#$simm16 */ + { + { 1, 1, 1, 1 }, + "cmpi", "cmpi", SYN (16), FMT (11), 0x80400000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* cmpi $src2,$simm16 */ { { 1, 1, 1, 1 }, - "cmpi", "cmpi", SYN (11), FMT (11), 0x80400000, - { 0, 0, { 0 } } + "cmpi.a", "cmpi", SYN (17), FMT (11), 0x80400000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* cmpu $src1,$src2 */ { { 1, 1, 1, 1 }, - "cmpu", "cmpu", SYN (10), FMT (10), 0x50, - { 0, 0, { 0 } } + "cmpu", "cmpu", SYN (15), FMT (10), 0x50, + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } + }, +/* cmpui $src2,#$uimm16 */ + { + { 1, 1, 1, 1 }, + "cmpui", "cmpui", SYN (18), FMT (12), 0x80500000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* cmpui $src2,$uimm16 */ { { 1, 1, 1, 1 }, - "cmpui", "cmpui", SYN (12), FMT (12), 0x80500000, - { 0, 0, { 0 } } + "cmpui.a", "cmpui", SYN (19), FMT (12), 0x80500000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* start-sanitize-m32rx */ +/* cmpeq $src1,$src2 */ + { + { 1, 1, 1, 1 }, + "cmpeq", "cmpeq", SYN (15), FMT (10), 0x60, + { 2, 0, { (1<<MACH_M32RX), PIPE_OS } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* cmpz $src2 */ + { + { 1, 1, 1, 1 }, + "cmpz", "cmpz", SYN (20), FMT (13), 0x70, + { 2, 0, { (1<<MACH_M32RX), PIPE_OS } } }, +/* end-sanitize-m32rx */ /* div $dr,$sr */ { { 1, 1, 1, 1 }, - "div", "div", SYN (0), FMT (13), 0x90000000, - { 0, 0, { 0 } } + "div", "div", SYN (0), FMT (14), 0x90000000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* divu $dr,$sr */ { { 1, 1, 1, 1 }, - "divu", "divu", SYN (0), FMT (13), 0x90100000, - { 0, 0, { 0 } } + "divu", "divu", SYN (0), FMT (14), 0x90100000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* rem $dr,$sr */ { { 1, 1, 1, 1 }, - "rem", "rem", SYN (0), FMT (13), 0x90200000, - { 0, 0, { 0 } } + "rem", "rem", SYN (0), FMT (14), 0x90200000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* remu $dr,$sr */ { { 1, 1, 1, 1 }, - "remu", "remu", SYN (0), FMT (13), 0x90300000, - { 0, 0, { 0 } } + "remu", "remu", SYN (0), FMT (14), 0x90300000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } + }, +/* start-sanitize-m32rx */ +/* jc $sr */ + { + { 1, 1, 1, 1 }, + "jc", "jc", SYN (21), FMT (15), 0x1cc0, + { 2, 0|A(COND_CTI), { (1<<MACH_M32RX), PIPE_O } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* jnc $sr */ + { + { 1, 1, 1, 1 }, + "jnc", "jnc", SYN (21), FMT (15), 0x1dc0, + { 2, 0|A(COND_CTI), { (1<<MACH_M32RX), PIPE_O } } }, +/* end-sanitize-m32rx */ /* jl $sr */ { { 1, 1, 1, 1 }, - "jl", "jl", SYN (13), FMT (14), 0x1ec0, - { 0, 0|A(FILL_SLOT)|A(UNCOND_CTI), { 0 } } + "jl", "jl", SYN (21), FMT (15), 0x1ec0, + { 2, 0|A(FILL_SLOT)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* jmp $sr */ { { 1, 1, 1, 1 }, - "jmp", "jmp", SYN (13), FMT (14), 0x1fc0, - { 0, 0|A(UNCOND_CTI), { 0 } } + "jmp", "jmp", SYN (21), FMT (15), 0x1fc0, + { 2, 0|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* ld $dr,@$sr */ { { 1, 1, 1, 1 }, - "ld", "ld", SYN (14), FMT (0), 0x20c0, - { 0, 0, { 0 } } + "ld", "ld", SYN (22), FMT (0), 0x20c0, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* ld $dr,@($sr) */ { { 1, 1, 1, 1 }, - "ld-2", "ld", SYN (15), FMT (0), 0x20c0, - { 0, 0|A(ALIAS), { 0 } } + "ld-2", "ld", SYN (23), FMT (0), 0x20c0, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* ld $dr,@($slo16,$sr) */ { { 1, 1, 1, 1 }, - "ld-d", "ld", SYN (16), FMT (1), 0xa0c00000, - { 0, 0, { 0 } } + "ld-d", "ld", SYN (24), FMT (1), 0xa0c00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* ld $dr,@($sr,$slo16) */ { { 1, 1, 1, 1 }, - "ld-d2", "ld", SYN (17), FMT (1), 0xa0c00000, - { 0, 0|A(ALIAS), { 0 } } + "ld-d2", "ld", SYN (25), FMT (1), 0xa0c00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* ldb $dr,@$sr */ { { 1, 1, 1, 1 }, - "ldb", "ldb", SYN (14), FMT (0), 0x2080, - { 0, 0, { 0 } } + "ldb", "ldb", SYN (22), FMT (0), 0x2080, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* ldb $dr,@($sr) */ { { 1, 1, 1, 1 }, - "ldb-2", "ldb", SYN (15), FMT (0), 0x2080, - { 0, 0|A(ALIAS), { 0 } } + "ldb-2", "ldb", SYN (23), FMT (0), 0x2080, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* ldb $dr,@($slo16,$sr) */ { { 1, 1, 1, 1 }, - "ldb-d", "ldb", SYN (16), FMT (1), 0xa0800000, - { 0, 0, { 0 } } + "ldb-d", "ldb", SYN (24), FMT (1), 0xa0800000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* ldb $dr,@($sr,$slo16) */ { { 1, 1, 1, 1 }, - "ldb-d2", "ldb", SYN (17), FMT (1), 0xa0800000, - { 0, 0|A(ALIAS), { 0 } } + "ldb-d2", "ldb", SYN (25), FMT (1), 0xa0800000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* ldh $dr,@$sr */ { { 1, 1, 1, 1 }, - "ldh", "ldh", SYN (14), FMT (0), 0x20a0, - { 0, 0, { 0 } } + "ldh", "ldh", SYN (22), FMT (0), 0x20a0, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* ldh $dr,@($sr) */ { { 1, 1, 1, 1 }, - "ldh-2", "ldh", SYN (15), FMT (0), 0x20a0, - { 0, 0|A(ALIAS), { 0 } } + "ldh-2", "ldh", SYN (23), FMT (0), 0x20a0, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* ldh $dr,@($slo16,$sr) */ { { 1, 1, 1, 1 }, - "ldh-d", "ldh", SYN (16), FMT (1), 0xa0a00000, - { 0, 0, { 0 } } + "ldh-d", "ldh", SYN (24), FMT (1), 0xa0a00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* ldh $dr,@($sr,$slo16) */ { { 1, 1, 1, 1 }, - "ldh-d2", "ldh", SYN (17), FMT (1), 0xa0a00000, - { 0, 0|A(ALIAS), { 0 } } + "ldh-d2", "ldh", SYN (25), FMT (1), 0xa0a00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* ldub $dr,@$sr */ { { 1, 1, 1, 1 }, - "ldub", "ldub", SYN (14), FMT (0), 0x2090, - { 0, 0, { 0 } } + "ldub", "ldub", SYN (22), FMT (0), 0x2090, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* ldub $dr,@($sr) */ { { 1, 1, 1, 1 }, - "ldub-2", "ldub", SYN (15), FMT (0), 0x2090, - { 0, 0|A(ALIAS), { 0 } } + "ldub-2", "ldub", SYN (23), FMT (0), 0x2090, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* ldub $dr,@($slo16,$sr) */ { { 1, 1, 1, 1 }, - "ldub-d", "ldub", SYN (16), FMT (1), 0xa0900000, - { 0, 0, { 0 } } + "ldub-d", "ldub", SYN (24), FMT (1), 0xa0900000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* ldub $dr,@($sr,$slo16) */ { { 1, 1, 1, 1 }, - "ldub-d2", "ldub", SYN (17), FMT (1), 0xa0900000, - { 0, 0|A(ALIAS), { 0 } } + "ldub-d2", "ldub", SYN (25), FMT (1), 0xa0900000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* lduh $dr,@$sr */ { { 1, 1, 1, 1 }, - "lduh", "lduh", SYN (14), FMT (0), 0x20b0, - { 0, 0, { 0 } } + "lduh", "lduh", SYN (22), FMT (0), 0x20b0, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* lduh $dr,@($sr) */ { { 1, 1, 1, 1 }, - "lduh-2", "lduh", SYN (15), FMT (0), 0x20b0, - { 0, 0|A(ALIAS), { 0 } } + "lduh-2", "lduh", SYN (23), FMT (0), 0x20b0, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* lduh $dr,@($slo16,$sr) */ { { 1, 1, 1, 1 }, - "lduh-d", "lduh", SYN (16), FMT (1), 0xa0b00000, - { 0, 0, { 0 } } + "lduh-d", "lduh", SYN (24), FMT (1), 0xa0b00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* lduh $dr,@($sr,$slo16) */ { { 1, 1, 1, 1 }, - "lduh-d2", "lduh", SYN (17), FMT (1), 0xa0b00000, - { 0, 0|A(ALIAS), { 0 } } + "lduh-d2", "lduh", SYN (25), FMT (1), 0xa0b00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* ld $dr,@$sr+ */ { { 1, 1, 1, 1 }, - "ld-plus", "ld", SYN (18), FMT (0), 0x20e0, - { 0, 0, { 0 } } + "ld-plus", "ld", SYN (26), FMT (0), 0x20e0, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } + }, +/* ld24 $dr,#$uimm24 */ + { + { 1, 1, 1, 1 }, + "ld24", "ld24", SYN (27), FMT (16), 0xe0000000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* ld24 $dr,$uimm24 */ { { 1, 1, 1, 1 }, - "ld24", "ld24", SYN (19), FMT (15), 0xe0000000, - { 0, 0, { 0 } } + "ld24.a", "ld24", SYN (28), FMT (16), 0xe0000000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* ldi $dr,#$simm8 */ + { + { 1, 1, 1, 1 }, + "ldi8", "ldi", SYN (7), FMT (4), 0x6000, + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* ldi $dr,$simm8 */ { { 1, 1, 1, 1 }, - "ldi8", "ldi", SYN (4), FMT (4), 0x6000, - { 0, 0, { 0 } } + "ldi8.a", "ldi", SYN (8), FMT (4), 0x6000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_OS } } + }, +/* ldi8 $dr,#$simm8 */ + { + { 1, 1, 1, 1 }, + "ldi8a", "ldi8", SYN (7), FMT (4), 0x6000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_OS } } }, /* ldi8 $dr,$simm8 */ { { 1, 1, 1, 1 }, - "ldi8a", "ldi8", SYN (4), FMT (4), 0x6000, - { 0, 0|A(ALIAS), { 0 } } + "ldi8a.a", "ldi8", SYN (8), FMT (4), 0x6000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_OS } } }, /* ldi $dr,$slo16 */ { { 1, 1, 1, 1 }, - "ldi16", "ldi", SYN (20), FMT (16), 0x90f00000, - { 0, 0, { 0 } } + "ldi16", "ldi", SYN (29), FMT (17), 0x90f00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* ldi16 $dr,$slo16 */ { { 1, 1, 1, 1 }, - "ldi16a", "ldi16", SYN (20), FMT (16), 0x90f00000, - { 0, 0|A(ALIAS), { 0 } } + "ldi16a", "ldi16", SYN (29), FMT (17), 0x90f00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* lock $dr,@$sr */ { { 1, 1, 1, 1 }, - "lock", "lock", SYN (14), FMT (0), 0x20d0, - { 0, 0, { 0 } } + "lock", "lock", SYN (22), FMT (0), 0x20d0, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* machi $src1,$src2 */ { { 1, 1, 1, 1 }, - "machi", "machi", SYN (10), FMT (10), 0x3040, - { 0, 0, { 0 } } + "machi", "machi", SYN (15), FMT (10), 0x3040, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } + }, +/* start-sanitize-m32rx */ +/* machi $src1,$src2,$acc */ + { + { 1, 1, 1, 1 }, + "machi-a", "machi", SYN (30), FMT (18), 0x3040, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } }, +/* end-sanitize-m32rx */ /* maclo $src1,$src2 */ { { 1, 1, 1, 1 }, - "maclo", "maclo", SYN (10), FMT (10), 0x3050, - { 0, 0, { 0 } } + "maclo", "maclo", SYN (15), FMT (10), 0x3050, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, +/* start-sanitize-m32rx */ +/* maclo $src1,$src2,$acc */ + { + { 1, 1, 1, 1 }, + "maclo-a", "maclo", SYN (30), FMT (18), 0x3050, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } + }, +/* end-sanitize-m32rx */ /* macwhi $src1,$src2 */ { { 1, 1, 1, 1 }, - "macwhi", "macwhi", SYN (10), FMT (10), 0x3060, - { 0, 0, { 0 } } + "macwhi", "macwhi", SYN (15), FMT (10), 0x3060, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, /* macwlo $src1,$src2 */ { { 1, 1, 1, 1 }, - "macwlo", "macwlo", SYN (10), FMT (10), 0x3070, - { 0, 0, { 0 } } + "macwlo", "macwlo", SYN (15), FMT (10), 0x3070, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, /* mul $dr,$sr */ { { 1, 1, 1, 1 }, "mul", "mul", SYN (0), FMT (0), 0x1060, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, /* mulhi $src1,$src2 */ { { 1, 1, 1, 1 }, - "mulhi", "mulhi", SYN (10), FMT (10), 0x3000, - { 0, 0, { 0 } } + "mulhi", "mulhi", SYN (15), FMT (10), 0x3000, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } + }, +/* start-sanitize-m32rx */ +/* mulhi $src1,$src2,$acc */ + { + { 1, 1, 1, 1 }, + "mulhi-a", "mulhi", SYN (30), FMT (18), 0x3000, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } }, +/* end-sanitize-m32rx */ /* mullo $src1,$src2 */ { { 1, 1, 1, 1 }, - "mullo", "mullo", SYN (10), FMT (10), 0x3010, - { 0, 0, { 0 } } + "mullo", "mullo", SYN (15), FMT (10), 0x3010, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, +/* start-sanitize-m32rx */ +/* mullo $src1,$src2,$acc */ + { + { 1, 1, 1, 1 }, + "mullo-a", "mullo", SYN (30), FMT (18), 0x3010, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } + }, +/* end-sanitize-m32rx */ /* mulwhi $src1,$src2 */ { { 1, 1, 1, 1 }, - "mulwhi", "mulwhi", SYN (10), FMT (10), 0x3020, - { 0, 0, { 0 } } + "mulwhi", "mulwhi", SYN (15), FMT (10), 0x3020, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, /* mulwlo $src1,$src2 */ { { 1, 1, 1, 1 }, - "mulwlo", "mulwlo", SYN (10), FMT (10), 0x3030, - { 0, 0, { 0 } } + "mulwlo", "mulwlo", SYN (15), FMT (10), 0x3030, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, /* mv $dr,$sr */ { { 1, 1, 1, 1 }, "mv", "mv", SYN (0), FMT (0), 0x1080, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* mvfachi $dr */ { { 1, 1, 1, 1 }, - "mvfachi", "mvfachi", SYN (21), FMT (17), 0x50f0, - { 0, 0, { 0 } } + "mvfachi", "mvfachi", SYN (31), FMT (19), 0x50f0, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } + }, +/* start-sanitize-m32rx */ +/* mvfachi $dr,$accs */ + { + { 1, 1, 1, 1 }, + "mvfachi-a", "mvfachi", SYN (32), FMT (20), 0x50f0, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } }, +/* end-sanitize-m32rx */ /* mvfaclo $dr */ { { 1, 1, 1, 1 }, - "mvfaclo", "mvfaclo", SYN (21), FMT (17), 0x50f1, - { 0, 0, { 0 } } + "mvfaclo", "mvfaclo", SYN (31), FMT (19), 0x50f1, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, +/* start-sanitize-m32rx */ +/* mvfaclo $dr,$accs */ + { + { 1, 1, 1, 1 }, + "mvfaclo-a", "mvfaclo", SYN (32), FMT (20), 0x50f1, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } + }, +/* end-sanitize-m32rx */ /* mvfacmi $dr */ { { 1, 1, 1, 1 }, - "mvfacmi", "mvfacmi", SYN (21), FMT (17), 0x50f2, - { 0, 0, { 0 } } + "mvfacmi", "mvfacmi", SYN (31), FMT (19), 0x50f2, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } + }, +/* start-sanitize-m32rx */ +/* mvfacmi $dr,$accs */ + { + { 1, 1, 1, 1 }, + "mvfacmi-a", "mvfacmi", SYN (32), FMT (20), 0x50f2, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } }, +/* end-sanitize-m32rx */ /* mvfc $dr,$scr */ { { 1, 1, 1, 1 }, - "mvfc", "mvfc", SYN (22), FMT (18), 0x1090, - { 0, 0, { 0 } } + "mvfc", "mvfc", SYN (33), FMT (21), 0x1090, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* mvtachi $src1 */ { { 1, 1, 1, 1 }, - "mvtachi", "mvtachi", SYN (23), FMT (19), 0x5070, - { 0, 0, { 0 } } + "mvtachi", "mvtachi", SYN (34), FMT (22), 0x5070, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } }, +/* start-sanitize-m32rx */ +/* mvtachi $src1,$accs */ + { + { 1, 1, 1, 1 }, + "mvtachi-a", "mvtachi", SYN (35), FMT (23), 0x5070, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } + }, +/* end-sanitize-m32rx */ /* mvtaclo $src1 */ { { 1, 1, 1, 1 }, - "mvtaclo", "mvtaclo", SYN (23), FMT (19), 0x5071, - { 0, 0, { 0 } } + "mvtaclo", "mvtaclo", SYN (34), FMT (22), 0x5071, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } + }, +/* start-sanitize-m32rx */ +/* mvtaclo $src1,$accs */ + { + { 1, 1, 1, 1 }, + "mvtaclo-a", "mvtaclo", SYN (35), FMT (23), 0x5071, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } }, +/* end-sanitize-m32rx */ /* mvtc $sr,$dcr */ { { 1, 1, 1, 1 }, - "mvtc", "mvtc", SYN (24), FMT (20), 0x10a0, - { 0, 0, { 0 } } + "mvtc", "mvtc", SYN (36), FMT (24), 0x10a0, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* neg $dr,$sr */ { { 1, 1, 1, 1 }, "neg", "neg", SYN (0), FMT (0), 0x30, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* nop */ { { 1, 1, 1, 1 }, - "nop", "nop", SYN (25), FMT (21), 0x7000, - { 0, 0, { 0 } } + "nop", "nop", SYN (37), FMT (25), 0x7000, + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* not $dr,$sr */ { { 1, 1, 1, 1 }, "not", "not", SYN (0), FMT (0), 0xb0, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* rac */ { { 1, 1, 1, 1 }, - "rac", "rac", SYN (25), FMT (21), 0x5090, - { 0, 0, { 0 } } + "rac", "rac", SYN (37), FMT (25), 0x5090, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } + }, +/* start-sanitize-m32rx */ +/* rac $accs */ + { + { 1, 1, 1, 1 }, + "rac-a", "rac", SYN (38), FMT (26), 0x5090, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } }, +/* end-sanitize-m32rx */ /* rach */ { { 1, 1, 1, 1 }, - "rach", "rach", SYN (25), FMT (21), 0x5080, - { 0, 0, { 0 } } + "rach", "rach", SYN (37), FMT (25), 0x5080, + { 2, 0, { (1<<MACH_M32R), PIPE_S } } + }, +/* start-sanitize-m32rx */ +/* rach $accs */ + { + { 1, 1, 1, 1 }, + "rach-a", "rach", SYN (38), FMT (26), 0x5080, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } }, +/* end-sanitize-m32rx */ /* rte */ { { 1, 1, 1, 1 }, - "rte", "rte", SYN (25), FMT (21), 0x10d6, - { 0, 0|A(UNCOND_CTI), { 0 } } + "rte", "rte", SYN (37), FMT (25), 0x10d6, + { 2, 0|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } + }, +/* seth $dr,#$hi16 */ + { + { 1, 1, 1, 1 }, + "seth", "seth", SYN (39), FMT (27), 0xd0c00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* seth $dr,$hi16 */ { { 1, 1, 1, 1 }, - "seth", "seth", SYN (26), FMT (22), 0xd0c00000, - { 0, 0, { 0 } } + "seth.a", "seth", SYN (40), FMT (27), 0xd0c00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* sll $dr,$sr */ { { 1, 1, 1, 1 }, "sll", "sll", SYN (0), FMT (0), 0x1040, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_O } } + }, +/* sll3 $dr,$sr,#$simm16 */ + { + { 1, 1, 1, 1 }, + "sll3", "sll3", SYN (9), FMT (5), 0x90c00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* sll3 $dr,$sr,$simm16 */ { { 1, 1, 1, 1 }, - "sll3", "sll3", SYN (5), FMT (5), 0x90c00000, - { 0, 0, { 0 } } + "sll3.a", "sll3", SYN (10), FMT (5), 0x90c00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* slli $dr,#$uimm5 */ + { + { 1, 1, 1, 1 }, + "slli", "slli", SYN (41), FMT (28), 0x5040, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* slli $dr,$uimm5 */ { { 1, 1, 1, 1 }, - "slli", "slli", SYN (27), FMT (23), 0x5040, - { 0, 0, { 0 } } + "slli.a", "slli", SYN (42), FMT (28), 0x5040, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* sra $dr,$sr */ { { 1, 1, 1, 1 }, "sra", "sra", SYN (0), FMT (0), 0x1020, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_O } } + }, +/* sra3 $dr,$sr,#$simm16 */ + { + { 1, 1, 1, 1 }, + "sra3", "sra3", SYN (9), FMT (5), 0x90a00000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* sra3 $dr,$sr,$simm16 */ { { 1, 1, 1, 1 }, - "sra3", "sra3", SYN (5), FMT (5), 0x90a00000, - { 0, 0, { 0 } } + "sra3.a", "sra3", SYN (10), FMT (5), 0x90a00000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* srai $dr,#$uimm5 */ + { + { 1, 1, 1, 1 }, + "srai", "srai", SYN (41), FMT (28), 0x5020, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* srai $dr,$uimm5 */ { { 1, 1, 1, 1 }, - "srai", "srai", SYN (27), FMT (23), 0x5020, - { 0, 0, { 0 } } + "srai.a", "srai", SYN (42), FMT (28), 0x5020, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* srl $dr,$sr */ { { 1, 1, 1, 1 }, "srl", "srl", SYN (0), FMT (0), 0x1000, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_O } } + }, +/* srl3 $dr,$sr,#$simm16 */ + { + { 1, 1, 1, 1 }, + "srl3", "srl3", SYN (9), FMT (5), 0x90800000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* srl3 $dr,$sr,$simm16 */ { { 1, 1, 1, 1 }, - "srl3", "srl3", SYN (5), FMT (5), 0x90800000, - { 0, 0, { 0 } } + "srl3.a", "srl3", SYN (10), FMT (5), 0x90800000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* srli $dr,#$uimm5 */ + { + { 1, 1, 1, 1 }, + "srli", "srli", SYN (41), FMT (28), 0x5000, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* srli $dr,$uimm5 */ { { 1, 1, 1, 1 }, - "srli", "srli", SYN (27), FMT (23), 0x5000, - { 0, 0, { 0 } } + "srli.a", "srli", SYN (42), FMT (28), 0x5000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* st $src1,@$src2 */ { { 1, 1, 1, 1 }, - "st", "st", SYN (28), FMT (10), 0x2040, - { 0, 0, { 0 } } + "st", "st", SYN (43), FMT (10), 0x2040, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* st $src1,@($src2) */ { { 1, 1, 1, 1 }, - "st-2", "st", SYN (29), FMT (10), 0x2040, - { 0, 0|A(ALIAS), { 0 } } + "st-2", "st", SYN (44), FMT (10), 0x2040, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* st $src1,@($slo16,$src2) */ { { 1, 1, 1, 1 }, - "st-d", "st", SYN (30), FMT (24), 0xa0400000, - { 0, 0, { 0 } } + "st-d", "st", SYN (45), FMT (29), 0xa0400000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* st $src1,@($src2,$slo16) */ { { 1, 1, 1, 1 }, - "st-d2", "st", SYN (31), FMT (24), 0xa0400000, - { 0, 0|A(ALIAS), { 0 } } + "st-d2", "st", SYN (46), FMT (29), 0xa0400000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* stb $src1,@$src2 */ { { 1, 1, 1, 1 }, - "stb", "stb", SYN (28), FMT (10), 0x2000, - { 0, 0, { 0 } } + "stb", "stb", SYN (43), FMT (10), 0x2000, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* stb $src1,@($src2) */ { { 1, 1, 1, 1 }, - "stb-2", "stb", SYN (29), FMT (10), 0x2000, - { 0, 0|A(ALIAS), { 0 } } + "stb-2", "stb", SYN (44), FMT (10), 0x2000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* stb $src1,@($slo16,$src2) */ { { 1, 1, 1, 1 }, - "stb-d", "stb", SYN (30), FMT (24), 0xa0000000, - { 0, 0, { 0 } } + "stb-d", "stb", SYN (45), FMT (29), 0xa0000000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* stb $src1,@($src2,$slo16) */ { { 1, 1, 1, 1 }, - "stb-d2", "stb", SYN (31), FMT (24), 0xa0000000, - { 0, 0|A(ALIAS), { 0 } } + "stb-d2", "stb", SYN (46), FMT (29), 0xa0000000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* sth $src1,@$src2 */ { { 1, 1, 1, 1 }, - "sth", "sth", SYN (28), FMT (10), 0x2020, - { 0, 0, { 0 } } + "sth", "sth", SYN (43), FMT (10), 0x2020, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* sth $src1,@($src2) */ { { 1, 1, 1, 1 }, - "sth-2", "sth", SYN (29), FMT (10), 0x2020, - { 0, 0|A(ALIAS), { 0 } } + "sth-2", "sth", SYN (44), FMT (10), 0x2020, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_O } } }, /* sth $src1,@($slo16,$src2) */ { { 1, 1, 1, 1 }, - "sth-d", "sth", SYN (30), FMT (24), 0xa0200000, - { 0, 0, { 0 } } + "sth-d", "sth", SYN (45), FMT (29), 0xa0200000, + { 2, 0, { (1<<MACH_M32R), PIPE_NONE } } }, /* sth $src1,@($src2,$slo16) */ { { 1, 1, 1, 1 }, - "sth-d2", "sth", SYN (31), FMT (24), 0xa0200000, - { 0, 0|A(ALIAS), { 0 } } + "sth-d2", "sth", SYN (46), FMT (29), 0xa0200000, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* st $src1,@+$src2 */ { { 1, 1, 1, 1 }, - "st-plus", "st", SYN (32), FMT (10), 0x2060, - { 0, 0, { 0 } } + "st-plus", "st", SYN (47), FMT (10), 0x2060, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* st $src1,@-$src2 */ { { 1, 1, 1, 1 }, - "st-minus", "st", SYN (33), FMT (10), 0x2070, - { 0, 0, { 0 } } + "st-minus", "st", SYN (48), FMT (10), 0x2070, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* sub $dr,$sr */ { { 1, 1, 1, 1 }, "sub", "sub", SYN (0), FMT (0), 0x20, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* subv $dr,$sr */ { { 1, 1, 1, 1 }, "subv", "subv", SYN (0), FMT (0), 0x0, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } }, /* subx $dr,$sr */ { { 1, 1, 1, 1 }, "subx", "subx", SYN (0), FMT (0), 0x10, - { 0, 0, { 0 } } + { 2, 0, { (1<<MACH_M32R), PIPE_OS } } + }, +/* trap #$uimm4 */ + { + { 1, 1, 1, 1 }, + "trap", "trap", SYN (49), FMT (30), 0x10f0, + { 2, 0|A(FILL_SLOT)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* trap $uimm4 */ { { 1, 1, 1, 1 }, - "trap", "trap", SYN (34), FMT (25), 0x10f0, - { 0, 0|A(FILL_SLOT)|A(UNCOND_CTI), { 0 } } + "trap.a", "trap", SYN (50), FMT (30), 0x10f0, + { 2, 0|A(ALIAS)|A(FILL_SLOT)|A(UNCOND_CTI), { (1<<MACH_M32R), PIPE_O } } }, /* unlock $src1,@$src2 */ { { 1, 1, 1, 1 }, - "unlock", "unlock", SYN (28), FMT (10), 0x2050, - { 0, 0, { 0 } } + "unlock", "unlock", SYN (43), FMT (10), 0x2050, + { 2, 0, { (1<<MACH_M32R), PIPE_O } } }, /* push $src1 */ { { 1, 1, 1, 1 }, - "push", "push", SYN (23), FMT (19), 0x207f, - { 0, 0|A(ALIAS), { 0 } } + "push", "push", SYN (34), FMT (22), 0x207f, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } }, /* pop $dr */ { { 1, 1, 1, 1 }, - "pop", "pop", SYN (21), FMT (17), 0x20ef, - { 0, 0|A(ALIAS), { 0 } } + "pop", "pop", SYN (31), FMT (19), 0x20ef, + { 2, 0|A(ALIAS), { (1<<MACH_M32R), PIPE_NONE } } + }, +/* start-sanitize-m32rx */ +/* satb $dr,$src2 */ + { + { 1, 1, 1, 1 }, + "satb", "satb", SYN (51), FMT (31), 0x80000100, + { 2, 0, { (1<<MACH_M32RX), PIPE_NONE } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* sath $dr,$src2 */ + { + { 1, 1, 1, 1 }, + "sath", "sath", SYN (51), FMT (31), 0x80000200, + { 2, 0, { (1<<MACH_M32RX), PIPE_NONE } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* sat $dr,$src2 */ + { + { 1, 1, 1, 1 }, + "sat", "sat", SYN (51), FMT (31), 0x80000000, + { 2, 0, { (1<<MACH_M32RX), PIPE_NONE } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* pcmpbz $src2 */ + { + { 1, 1, 1, 1 }, + "pcmpbz", "pcmpbz", SYN (20), FMT (13), 0x370, + { 2, 0, { (1<<MACH_M32RX), PIPE_OS } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* sadd */ + { + { 1, 1, 1, 1 }, + "sadd", "sadd", SYN (37), FMT (25), 0x50e4, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* macwu1 $src1,$src2 */ + { + { 1, 1, 1, 1 }, + "macwu1", "macwu1", SYN (15), FMT (10), 0x50b0, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* msblo $src1,$src2 */ + { + { 1, 1, 1, 1 }, + "msblo", "msblo", SYN (15), FMT (10), 0x50d0, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* mulwu1 $src1,$src2 */ + { + { 1, 1, 1, 1 }, + "mulwu1", "mulwu1", SYN (15), FMT (10), 0x50a0, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* machl1 $src1,$src2 */ + { + { 1, 1, 1, 1 }, + "machl1", "machl1", SYN (15), FMT (10), 0x50c0, + { 2, 0, { (1<<MACH_M32RX), PIPE_S } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* sc */ + { + { 1, 1, 1, 1 }, + "sc", "sc", SYN (37), FMT (25), 0x7401, + { 2, 0, { (1<<MACH_M32RX), PIPE_O } } + }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ +/* snc */ + { + { 1, 1, 1, 1 }, + "snc", "snc", SYN (37), FMT (25), 0x7501, + { 2, 0, { (1<<MACH_M32RX), PIPE_O } } + }, +/* end-sanitize-m32rx */ }; #undef A @@ -1112,7 +1583,7 @@ CGEN_INSN_TABLE m32r_cgen_insn_table = { & m32r_cgen_insn_table_entries[0], sizeof (CGEN_INSN), - CGEN_NUM_INSNS, + MAX_INSNS, NULL, m32r_cgen_asm_hash_insn, CGEN_ASM_HASH_SIZE, m32r_cgen_dis_hash_insn, CGEN_DIS_HASH_SIZE @@ -1191,6 +1662,16 @@ m32r_cgen_set_operand (opindex, valuep, fields) case M32R_OPERAND_UIMM16 : fields->f_uimm16 = * valuep; break; +/* start-sanitize-m32rx */ + case M32R_OPERAND_ACCS : + fields->f_accs = * valuep; + break; +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + case M32R_OPERAND_ACC : + fields->f_acc = * valuep; + break; +/* end-sanitize-m32rx */ case M32R_OPERAND_HI16 : fields->f_hi16 = * valuep; break; @@ -1264,6 +1745,16 @@ m32r_cgen_get_operand (opindex, fields) case M32R_OPERAND_UIMM16 : value = fields->f_uimm16; break; +/* start-sanitize-m32rx */ + case M32R_OPERAND_ACCS : + value = fields->f_accs; + break; +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + case M32R_OPERAND_ACC : + value = fields->f_acc; + break; +/* end-sanitize-m32rx */ case M32R_OPERAND_HI16 : value = fields->f_hi16; break; diff --git a/opcodes/m32r-opc.h b/opcodes/m32r-opc.h index 62b3f6c..79b1415 100644 --- a/opcodes/m32r-opc.h +++ b/opcodes/m32r-opc.h @@ -1,5 +1,7 @@ /* Instruction description for m32r. +This file is machine generated with CGEN. + Copyright (C) 1996, 1997, 1998 Free Software Foundation, Inc. This file is part of the GNU Binutils and/or GDB, the GNU debugger. @@ -30,6 +32,9 @@ with this program; if not, write to the Free Software Foundation, Inc., /* Selected cpu families. */ #define HAVE_CPU_M32R +/* start-sanitize-m32rx */ +#define HAVE_CPU_M32RX +/* end-sanitize-m32rx */ #define CGEN_WORD_BITSIZE 32 #define CGEN_DEFAULT_INSN_BITSIZE 32 @@ -40,14 +45,6 @@ with this program; if not, write to the Free Software Foundation, Inc., #define CGEN_MAX_INSN_SIZE (CGEN_MAX_INSN_BITSIZE / 8) #define CGEN_INT_INSN -/* +1 because the first entry is reserved (null) */ -#define CGEN_NUM_INSNS (127 + 1) -#define CGEN_NUM_OPERANDS (21) - -/* Number of non-boolean attributes. */ -#define CGEN_MAX_INSN_ATTRS 0 -#define CGEN_MAX_OPERAND_ATTRS 0 - /* FIXME: Need to compute CGEN_MAX_SYNTAX_BYTES. */ /* CGEN_MNEMONIC_OPERANDS is defined if mnemonics have operands. @@ -55,102 +52,250 @@ with this program; if not, write to the Free Software Foundation, Inc., we can't hash on everything up to the space. */ #define CGEN_MNEMONIC_OPERANDS -/* Number of architecture variants. */ -#define MAX_MACHS 1 - /* Enums. */ /* Enum declaration for insn format enums. */ typedef enum insn_op1 { - OP1_0 = 0, OP1_1 = 1, OP1_2 = 2, OP1_3 = 3, - OP1_4 = 4, OP1_5 = 5, OP1_6 = 6, OP1_7 = 7, - OP1_8 = 8, OP1_9 = 9, OP1_10 = 10, OP1_11 = 11, - OP1_12 = 12, OP1_13 = 13, OP1_14 = 14, OP1_15 = 15 + OP1_0, OP1_1, OP1_2, OP1_3 + , OP1_4, OP1_5, OP1_6, OP1_7 + , OP1_8, OP1_9, OP1_10, OP1_11 + , OP1_12, OP1_13, OP1_14, OP1_15 } INSN_OP1; /* Enum declaration for op2 enums. */ typedef enum insn_op2 { - OP2_0 = 0, OP2_1 = 1, OP2_2 = 2, OP2_3 = 3, - OP2_4 = 4, OP2_5 = 5, OP2_6 = 6, OP2_7 = 7, - OP2_8 = 8, OP2_9 = 9, OP2_10 = 10, OP2_11 = 11, - OP2_12 = 12, OP2_13 = 13, OP2_14 = 14, OP2_15 = 15 + OP2_0, OP2_1, OP2_2, OP2_3 + , OP2_4, OP2_5, OP2_6, OP2_7 + , OP2_8, OP2_9, OP2_10, OP2_11 + , OP2_12, OP2_13, OP2_14, OP2_15 } INSN_OP2; /* Enum declaration for m32r operand types. */ typedef enum cgen_operand_type { - M32R_OPERAND_PC = 0, M32R_OPERAND_SR = 1, M32R_OPERAND_DR = 2, M32R_OPERAND_SRC1 = 3, - M32R_OPERAND_SRC2 = 4, M32R_OPERAND_SCR = 5, M32R_OPERAND_DCR = 6, M32R_OPERAND_SIMM8 = 7, - M32R_OPERAND_SIMM16 = 8, M32R_OPERAND_UIMM4 = 9, M32R_OPERAND_UIMM5 = 10, M32R_OPERAND_UIMM16 = 11, - M32R_OPERAND_HI16 = 12, M32R_OPERAND_SLO16 = 13, M32R_OPERAND_ULO16 = 14, M32R_OPERAND_UIMM24 = 15, - M32R_OPERAND_DISP8 = 16, M32R_OPERAND_DISP16 = 17, M32R_OPERAND_DISP24 = 18, M32R_OPERAND_CONDBIT = 19, - M32R_OPERAND_ACCUM = 20 + M32R_OPERAND_PC, M32R_OPERAND_SR, M32R_OPERAND_DR, M32R_OPERAND_SRC1 + , M32R_OPERAND_SRC2, M32R_OPERAND_SCR, M32R_OPERAND_DCR, M32R_OPERAND_SIMM8 + , M32R_OPERAND_SIMM16, M32R_OPERAND_UIMM4, M32R_OPERAND_UIMM5, M32R_OPERAND_UIMM16 +/* start-sanitize-m32rx */ + , M32R_OPERAND_ACCS +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_OPERAND_ACC +/* end-sanitize-m32rx */ + , M32R_OPERAND_HI16, M32R_OPERAND_SLO16, M32R_OPERAND_ULO16, M32R_OPERAND_UIMM24 + , M32R_OPERAND_DISP8, M32R_OPERAND_DISP16, M32R_OPERAND_DISP24, M32R_OPERAND_CONDBIT + , M32R_OPERAND_ACCUM +/* start-sanitize-m32rx */ + , M32R_OPERAND_ABORT_PARALLEL_EXECUTION +/* end-sanitize-m32rx */ + , M32R_OPERAND_MAX } CGEN_OPERAND_TYPE; /* Non-boolean attributes. */ /* Enum declaration for machine type selection. */ typedef enum mach_attr { - MACH_M32R = 0 + MACH_M32R +/* start-sanitize-m32rx */ + , MACH_M32RX +/* end-sanitize-m32rx */ + , MACH_MAX } MACH_ATTR; +/* start-sanitize-m32rx */ +/* Enum declaration for parallel execution pipeline selection. */ +typedef enum pipe_attr { + PIPE_NONE, PIPE_O, PIPE_S, PIPE_OS +} PIPE_ATTR; + +/* end-sanitize-m32rx */ +/* Number of architecture variants. */ +#define MAX_MACHS ((int) MACH_MAX) + +/* Number of operands. */ +#define MAX_OPERANDS ((int) M32R_OPERAND_MAX) + /* Operand and instruction attribute indices. */ /* Enum declaration for cgen_operand attrs. */ typedef enum cgen_operand_attr { - CGEN_OPERAND_ABS_ADDR, CGEN_OPERAND_FAKE, CGEN_OPERAND_NEGATIVE, CGEN_OPERAND_PC, - CGEN_OPERAND_PCREL_ADDR, CGEN_OPERAND_RELAX, CGEN_OPERAND_RELOC, CGEN_OPERAND_SIGN_OPT, - CGEN_OPERAND_UNSIGNED + CGEN_OPERAND_ABS_ADDR, CGEN_OPERAND_FAKE, CGEN_OPERAND_NEGATIVE, CGEN_OPERAND_PC + , CGEN_OPERAND_PCREL_ADDR, CGEN_OPERAND_RELAX, CGEN_OPERAND_RELOC, CGEN_OPERAND_SIGN_OPT + , CGEN_OPERAND_UNSIGNED } CGEN_OPERAND_ATTR; +/* Number of non-boolean elements in cgen_operand. */ +#define CGEN_OPERAND_MAX_ATTRS ((int) CGEN_OPERAND_ABS_ADDR) + /* Enum declaration for cgen_insn attrs. */ typedef enum cgen_insn_attr { - CGEN_INSN_ALIAS, CGEN_INSN_COND_CTI, CGEN_INSN_FILL_SLOT, CGEN_INSN_RELAX, - CGEN_INSN_RELAX_BC, CGEN_INSN_RELAX_BL, CGEN_INSN_RELAX_BNC, CGEN_INSN_RELAX_BRA, - CGEN_INSN_RELAXABLE, CGEN_INSN_UNCOND_CTI + CGEN_INSN_MACH +/* start-sanitize-m32rx */ + , CGEN_INSN_PIPE +/* end-sanitize-m32rx */ + , CGEN_INSN_ALIAS, CGEN_INSN_COND_CTI, CGEN_INSN_FILL_SLOT, CGEN_INSN_PARALLEL + , CGEN_INSN_RELAX, CGEN_INSN_RELAXABLE, CGEN_INSN_UNCOND_CTI } CGEN_INSN_ATTR; +/* Number of non-boolean elements in cgen_insn. */ +#define CGEN_INSN_MAX_ATTRS ((int) CGEN_INSN_ALIAS) + /* Insn types are used by the simulator. */ /* Enum declaration for m32r instruction types. */ typedef enum cgen_insn_type { - M32R_INSN_ILLEGAL, M32R_INSN_ADD, M32R_INSN_ADD3, M32R_INSN_AND, - M32R_INSN_AND3, M32R_INSN_OR, M32R_INSN_OR3, M32R_INSN_XOR, - M32R_INSN_XOR3, M32R_INSN_ADDI, M32R_INSN_ADDV, M32R_INSN_ADDV3, - M32R_INSN_ADDX, M32R_INSN_BC8, M32R_INSN_BC8_S, M32R_INSN_BC24, - M32R_INSN_BC24_L, M32R_INSN_BEQ, M32R_INSN_BEQZ, M32R_INSN_BGEZ, - M32R_INSN_BGTZ, M32R_INSN_BLEZ, M32R_INSN_BLTZ, M32R_INSN_BNEZ, - M32R_INSN_BL8, M32R_INSN_BL8_S, M32R_INSN_BL24, M32R_INSN_BL24_L, - M32R_INSN_BNC8, M32R_INSN_BNC8_S, M32R_INSN_BNC24, M32R_INSN_BNC24_L, - M32R_INSN_BNE, M32R_INSN_BRA8, M32R_INSN_BRA8_S, M32R_INSN_BRA24, - M32R_INSN_BRA24_L, M32R_INSN_CMP, M32R_INSN_CMPI, M32R_INSN_CMPU, - M32R_INSN_CMPUI, M32R_INSN_DIV, M32R_INSN_DIVU, M32R_INSN_REM, - M32R_INSN_REMU, M32R_INSN_JL, M32R_INSN_JMP, M32R_INSN_LD, - M32R_INSN_LD_2, M32R_INSN_LD_D, M32R_INSN_LD_D2, M32R_INSN_LDB, - M32R_INSN_LDB_2, M32R_INSN_LDB_D, M32R_INSN_LDB_D2, M32R_INSN_LDH, - M32R_INSN_LDH_2, M32R_INSN_LDH_D, M32R_INSN_LDH_D2, M32R_INSN_LDUB, - M32R_INSN_LDUB_2, M32R_INSN_LDUB_D, M32R_INSN_LDUB_D2, M32R_INSN_LDUH, - M32R_INSN_LDUH_2, M32R_INSN_LDUH_D, M32R_INSN_LDUH_D2, M32R_INSN_LD_PLUS, - M32R_INSN_LD24, M32R_INSN_LDI8, M32R_INSN_LDI8A, M32R_INSN_LDI16, - M32R_INSN_LDI16A, M32R_INSN_LOCK, M32R_INSN_MACHI, M32R_INSN_MACLO, - M32R_INSN_MACWHI, M32R_INSN_MACWLO, M32R_INSN_MUL, M32R_INSN_MULHI, - M32R_INSN_MULLO, M32R_INSN_MULWHI, M32R_INSN_MULWLO, M32R_INSN_MV, - M32R_INSN_MVFACHI, M32R_INSN_MVFACLO, M32R_INSN_MVFACMI, M32R_INSN_MVFC, - M32R_INSN_MVTACHI, M32R_INSN_MVTACLO, M32R_INSN_MVTC, M32R_INSN_NEG, - M32R_INSN_NOP, M32R_INSN_NOT, M32R_INSN_RAC, M32R_INSN_RACH, - M32R_INSN_RTE, M32R_INSN_SETH, M32R_INSN_SLL, M32R_INSN_SLL3, - M32R_INSN_SLLI, M32R_INSN_SRA, M32R_INSN_SRA3, M32R_INSN_SRAI, - M32R_INSN_SRL, M32R_INSN_SRL3, M32R_INSN_SRLI, M32R_INSN_ST, - M32R_INSN_ST_2, M32R_INSN_ST_D, M32R_INSN_ST_D2, M32R_INSN_STB, - M32R_INSN_STB_2, M32R_INSN_STB_D, M32R_INSN_STB_D2, M32R_INSN_STH, - M32R_INSN_STH_2, M32R_INSN_STH_D, M32R_INSN_STH_D2, M32R_INSN_ST_PLUS, - M32R_INSN_ST_MINUS, M32R_INSN_SUB, M32R_INSN_SUBV, M32R_INSN_SUBX, - M32R_INSN_TRAP, M32R_INSN_UNLOCK, M32R_INSN_PUSH, M32R_INSN_POP, - M32R_INSN_MAX + M32R_INSN_ILLEGAL, M32R_INSN_ADD, M32R_INSN_ADD3, M32R_INSN_ADD3_A + , M32R_INSN_AND, M32R_INSN_AND3, M32R_INSN_AND3_A, M32R_INSN_OR + , M32R_INSN_OR3, M32R_INSN_OR3_A, M32R_INSN_XOR, M32R_INSN_XOR3 + , M32R_INSN_XOR3_A, M32R_INSN_ADDI, M32R_INSN_ADDI_A, M32R_INSN_ADDV + , M32R_INSN_ADDV3, M32R_INSN_ADDV3_A, M32R_INSN_ADDX, M32R_INSN_BC8 + , M32R_INSN_BC8_S, M32R_INSN_BC24, M32R_INSN_BC24_L, M32R_INSN_BEQ + , M32R_INSN_BEQZ, M32R_INSN_BGEZ, M32R_INSN_BGTZ, M32R_INSN_BLEZ + , M32R_INSN_BLTZ, M32R_INSN_BNEZ, M32R_INSN_BL8, M32R_INSN_BL8_S + , M32R_INSN_BL24, M32R_INSN_BL24_L +/* start-sanitize-m32rx */ + , M32R_INSN_BCL8 +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_BCL8_S +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_BCL24 +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_BCL24_L +/* end-sanitize-m32rx */ + , M32R_INSN_BNC8, M32R_INSN_BNC8_S, M32R_INSN_BNC24, M32R_INSN_BNC24_L + , M32R_INSN_BNE, M32R_INSN_BRA8, M32R_INSN_BRA8_S, M32R_INSN_BRA24 + , M32R_INSN_BRA24_L +/* start-sanitize-m32rx */ + , M32R_INSN_BNCL8 +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_BNCL8_S +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_BNCL24 +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_BNCL24_L +/* end-sanitize-m32rx */ + , M32R_INSN_CMP, M32R_INSN_CMPI, M32R_INSN_CMPI_A, M32R_INSN_CMPU + , M32R_INSN_CMPUI, M32R_INSN_CMPUI_A +/* start-sanitize-m32rx */ + , M32R_INSN_CMPEQ +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_CMPZ +/* end-sanitize-m32rx */ + , M32R_INSN_DIV, M32R_INSN_DIVU, M32R_INSN_REM, M32R_INSN_REMU +/* start-sanitize-m32rx */ + , M32R_INSN_JC +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_JNC +/* end-sanitize-m32rx */ + , M32R_INSN_JL, M32R_INSN_JMP, M32R_INSN_LD, M32R_INSN_LD_2 + , M32R_INSN_LD_D, M32R_INSN_LD_D2, M32R_INSN_LDB, M32R_INSN_LDB_2 + , M32R_INSN_LDB_D, M32R_INSN_LDB_D2, M32R_INSN_LDH, M32R_INSN_LDH_2 + , M32R_INSN_LDH_D, M32R_INSN_LDH_D2, M32R_INSN_LDUB, M32R_INSN_LDUB_2 + , M32R_INSN_LDUB_D, M32R_INSN_LDUB_D2, M32R_INSN_LDUH, M32R_INSN_LDUH_2 + , M32R_INSN_LDUH_D, M32R_INSN_LDUH_D2, M32R_INSN_LD_PLUS, M32R_INSN_LD24 + , M32R_INSN_LD24_A, M32R_INSN_LDI8, M32R_INSN_LDI8_A, M32R_INSN_LDI8A + , M32R_INSN_LDI8A_A, M32R_INSN_LDI16, M32R_INSN_LDI16A, M32R_INSN_LOCK + , M32R_INSN_MACHI +/* start-sanitize-m32rx */ + , M32R_INSN_MACHI_A +/* end-sanitize-m32rx */ + , M32R_INSN_MACLO +/* start-sanitize-m32rx */ + , M32R_INSN_MACLO_A +/* end-sanitize-m32rx */ + , M32R_INSN_MACWHI, M32R_INSN_MACWLO, M32R_INSN_MUL, M32R_INSN_MULHI +/* start-sanitize-m32rx */ + , M32R_INSN_MULHI_A +/* end-sanitize-m32rx */ + , M32R_INSN_MULLO +/* start-sanitize-m32rx */ + , M32R_INSN_MULLO_A +/* end-sanitize-m32rx */ + , M32R_INSN_MULWHI, M32R_INSN_MULWLO, M32R_INSN_MV, M32R_INSN_MVFACHI +/* start-sanitize-m32rx */ + , M32R_INSN_MVFACHI_A +/* end-sanitize-m32rx */ + , M32R_INSN_MVFACLO +/* start-sanitize-m32rx */ + , M32R_INSN_MVFACLO_A +/* end-sanitize-m32rx */ + , M32R_INSN_MVFACMI +/* start-sanitize-m32rx */ + , M32R_INSN_MVFACMI_A +/* end-sanitize-m32rx */ + , M32R_INSN_MVFC, M32R_INSN_MVTACHI +/* start-sanitize-m32rx */ + , M32R_INSN_MVTACHI_A +/* end-sanitize-m32rx */ + , M32R_INSN_MVTACLO +/* start-sanitize-m32rx */ + , M32R_INSN_MVTACLO_A +/* end-sanitize-m32rx */ + , M32R_INSN_MVTC, M32R_INSN_NEG, M32R_INSN_NOP, M32R_INSN_NOT + , M32R_INSN_RAC +/* start-sanitize-m32rx */ + , M32R_INSN_RAC_A +/* end-sanitize-m32rx */ + , M32R_INSN_RACH +/* start-sanitize-m32rx */ + , M32R_INSN_RACH_A +/* end-sanitize-m32rx */ + , M32R_INSN_RTE, M32R_INSN_SETH, M32R_INSN_SETH_A, M32R_INSN_SLL + , M32R_INSN_SLL3, M32R_INSN_SLL3_A, M32R_INSN_SLLI, M32R_INSN_SLLI_A + , M32R_INSN_SRA, M32R_INSN_SRA3, M32R_INSN_SRA3_A, M32R_INSN_SRAI + , M32R_INSN_SRAI_A, M32R_INSN_SRL, M32R_INSN_SRL3, M32R_INSN_SRL3_A + , M32R_INSN_SRLI, M32R_INSN_SRLI_A, M32R_INSN_ST, M32R_INSN_ST_2 + , M32R_INSN_ST_D, M32R_INSN_ST_D2, M32R_INSN_STB, M32R_INSN_STB_2 + , M32R_INSN_STB_D, M32R_INSN_STB_D2, M32R_INSN_STH, M32R_INSN_STH_2 + , M32R_INSN_STH_D, M32R_INSN_STH_D2, M32R_INSN_ST_PLUS, M32R_INSN_ST_MINUS + , M32R_INSN_SUB, M32R_INSN_SUBV, M32R_INSN_SUBX, M32R_INSN_TRAP + , M32R_INSN_TRAP_A, M32R_INSN_UNLOCK, M32R_INSN_PUSH, M32R_INSN_POP +/* start-sanitize-m32rx */ + , M32R_INSN_SATB +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_SATH +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_SAT +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_PCMPBZ +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_SADD +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_MACWU1 +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_MSBLO +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_MULWU1 +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_MACHL1 +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_SC +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + , M32R_INSN_SNC +/* end-sanitize-m32rx */ + , M32R_INSN_MAX } CGEN_INSN_TYPE; /* Index of `illegal' insn place holder. */ #define CGEN_INSN_ILLEGAL M32R_INSN_ILLEGAL /* Total number of insns in table. */ -#define CGEN_MAX_INSNS ((int) M32R_INSN_MAX) +#define MAX_INSNS ((int) M32R_INSN_MAX) /* cgen.h uses things we just defined. */ #include "opcode/cgen.h" @@ -175,6 +320,18 @@ typedef struct cgen_fields long f_disp8; long f_disp16; long f_disp24; +/* start-sanitize-m32rx */ + long f_op23; +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + long f_op3; +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + long f_acc; +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + long f_accs; +/* end-sanitize-m32rx */ int length; } CGEN_FIELDS; @@ -182,9 +339,11 @@ typedef struct cgen_fields extern const CGEN_ATTR_TABLE m32r_cgen_operand_attr_table[]; extern const CGEN_ATTR_TABLE m32r_cgen_insn_attr_table[]; -extern CGEN_KEYWORD m32r_cgen_opval_mach; extern CGEN_KEYWORD m32r_cgen_opval_h_gr; extern CGEN_KEYWORD m32r_cgen_opval_h_cr; +/* start-sanitize-m32rx */ +extern CGEN_KEYWORD m32r_cgen_opval_h_accums; +/* end-sanitize-m32rx */ #define CGEN_INIT_PARSE() \ {\ |