diff options
-rw-r--r-- | gcc/ChangeLog | 6 | ||||
-rw-r--r-- | gcc/config/aarch64/aarch64-simd.md | 2 |
2 files changed, 7 insertions, 1 deletions
diff --git a/gcc/ChangeLog b/gcc/ChangeLog index a46324a..38467e7 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,5 +1,11 @@ 2013-04-29 James Greenhalgh <james.greenhalgh@arm.com> + * config/aarch64/aarch64-simd.md + (l<fcvt_pattern><su_optab><fcvt_target><VDQF:mode>2): Rename to... + (l<fcvt_pattern><su_optab><VDQF:mode><fcvt_target>2): ... This. + +2013-04-29 James Greenhalgh <james.greenhalgh@arm.com> + * config/aarch64/arm_neon.h (vrndq<a,m,n,p>_f<32, 64>): Rename to... (vrnd<a,m,n,p>q_f<32, 64>): ...This, implement using builtin. (vrnd<a,m,n,p>_f32): Implement using builtins. diff --git a/gcc/config/aarch64/aarch64-simd.md b/gcc/config/aarch64/aarch64-simd.md index 5f14cc6..b716fbe 100644 --- a/gcc/config/aarch64/aarch64-simd.md +++ b/gcc/config/aarch64/aarch64-simd.md @@ -1257,7 +1257,7 @@ ;; Vector versions of the fcvt standard patterns. ;; Expands to lbtrunc, lround, lceil, lfloor -(define_expand "l<fcvt_pattern><su_optab><fcvt_target><VDQF:mode>2" +(define_expand "l<fcvt_pattern><su_optab><VDQF:mode><fcvt_target>2" [(set (match_operand:<FCVT_TARGET> 0 "register_operand") (FIXUORS:<FCVT_TARGET> (unspec:<FCVT_TARGET> [(match_operand:VDQF 1 "register_operand")] |