aboutsummaryrefslogtreecommitdiff
path: root/gcc/config/mips
diff options
context:
space:
mode:
authorChris Demetriou <cgd@broadcom.com>2002-08-02 01:16:09 +0000
committerChris Demetriou <cgd@gcc.gnu.org>2002-08-01 18:16:09 -0700
commit5b552f76617c3d63513a5590dd26f4e6c2fe8589 (patch)
tree5c7ec0f226f3cc61edad5fdea7607c7c449e4b63 /gcc/config/mips
parent54fbf6a1b4adbb08ddc8ca53a5b5fea4c8dd6e56 (diff)
downloadgcc-5b552f76617c3d63513a5590dd26f4e6c2fe8589.zip
gcc-5b552f76617c3d63513a5590dd26f4e6c2fe8589.tar.gz
gcc-5b552f76617c3d63513a5590dd26f4e6c2fe8589.tar.bz2
config.gcc (mipsisa64sb1-*-elf*): New configuration.
2002-08-01 Chris Demetriou <cgd@broadcom.com> * config.gcc (mipsisa64sb1-*-elf*): New configuration. (mipsisa64sb1el-*-elf*): Likewise. * config/mips/mips.c (mips_cpu_info_table): Add sb1. * config/mips/mips.h (processor_type): Add PROCESSOR_SB1. (TARGET_SB1, TUNE_SB1): New macros. * doc/invoke.texi: Add sb1 to documentation for MIPS -march and -mtune flags. From-SVN: r55965
Diffstat (limited to 'gcc/config/mips')
-rw-r--r--gcc/config/mips/mips.c3
-rw-r--r--gcc/config/mips/mips.h5
2 files changed, 7 insertions, 1 deletions
diff --git a/gcc/config/mips/mips.c b/gcc/config/mips/mips.c
index d04f4ce..f4b4e01 100644
--- a/gcc/config/mips/mips.c
+++ b/gcc/config/mips/mips.c
@@ -610,6 +610,9 @@ const struct mips_cpu_info mips_cpu_info_table[] = {
{ "5kc", PROCESSOR_R5KC, 64 },
{ "20kc", PROCESSOR_R20KC, 64 },
+ /* Broadcom SB-1 CPU core */
+ { "sb1", PROCESSOR_SB1, 64 },
+
/* End marker */
{ 0, 0, 0 }
};
diff --git a/gcc/config/mips/mips.h b/gcc/config/mips/mips.h
index 4759345..3fae4ec 100644
--- a/gcc/config/mips/mips.h
+++ b/gcc/config/mips/mips.h
@@ -70,7 +70,8 @@ enum processor_type {
PROCESSOR_R8000,
PROCESSOR_R4KC,
PROCESSOR_R5KC,
- PROCESSOR_R20KC
+ PROCESSOR_R20KC,
+ PROCESSOR_SB1
};
/* Recast the cpu class to be the cpu attribute. */
@@ -352,6 +353,7 @@ extern void sbss_section PARAMS ((void));
#define TARGET_MIPS4300 (mips_arch == PROCESSOR_R4300)
#define TARGET_MIPS4KC (mips_arch == PROCESSOR_R4KC)
#define TARGET_MIPS5KC (mips_arch == PROCESSOR_R5KC)
+#define TARGET_SB1 (mips_arch == PROCESSOR_SB1)
/* Scheduling target defines. */
#define TUNE_MIPS3000 (mips_tune == PROCESSOR_R3000)
@@ -359,6 +361,7 @@ extern void sbss_section PARAMS ((void));
#define TUNE_MIPS4000 (mips_tune == PROCESSOR_R4000)
#define TUNE_MIPS5000 (mips_tune == PROCESSOR_R5000)
#define TUNE_MIPS6000 (mips_tune == PROCESSOR_R6000)
+#define TUNE_SB1 (mips_tune == PROCESSOR_SB1)
/* Define preprocessor macros for the -march and -mtune options.
PREFIX is either _MIPS_ARCH or _MIPS_TUNE, INFO is the selected