| Age | Commit message (Expand) | Author | Files | Lines |
| 2023-10-04 | aarch64: system register aliasing detection | Victor Do Nascimento | 1 | -0/+1 |
| 2023-09-26 | aarch64: Allow feature flags to occupy >64 bits | Richard Sandiford | 1 | -23/+39 |
| 2023-09-26 | aarch64: Restructure feature flag handling | Richard Sandiford | 1 | -151/+268 |
| 2023-09-25 | Revert "arc: Update opcode related include files for ARCv3." | Claudiu Zissulescu | 3 | -257/+56 |
| 2023-09-25 | arc: Update opcode related include files for ARCv3. | Claudiu Zissulescu | 3 | -56/+257 |
| 2023-09-05 | RISC-V: fold duplicate code in vector_macro() | Jan Beulich | 1 | -1/+0 |
| 2023-09-05 | RISC-V: Add 'Smcntrpmf' extension and its CSRs | Tsukasa OI | 1 | -4/+12 |
| 2023-08-22 | aarch64: Improve naming conventions for A and R-profile architecture | Victor Do Nascimento | 1 | -54/+54 |
| 2023-08-21 | bpf: correct neg and neg32 instruction encoding | David Faust | 1 | -2/+2 |
| 2023-08-16 | kvx: New port. | Paul Iannetta | 1 | -0/+3159 |
| 2023-08-15 | RISC-V: Make "fli.h" available to 'Zvfh' + 'Zfa' | Tsukasa OI | 1 | -0/+1 |
| 2023-08-15 | RISC-V: Add support for the 'Zihintntl' extension | Tsukasa OI | 2 | -0/+28 |
| 2023-08-15 | RISC-V: remove indirection from register tables | Jan Beulich | 1 | -7/+9 |
| 2023-08-02 | Revert "2.41 Release sources" | Sam James | 2 | -2/+52 |
| 2023-08-02 | 2.41 Release sourcesbinutils-2_41-release | Nick Clifton | 2 | -52/+2 |
| 2023-07-30 | bpf: include, bfd, opcodes: add EF_BPF_CPUVER ELF header flags | Jose E. Marchesi | 1 | -1/+1 |
| 2023-07-25 | bpf: Add atomic compare-and-exchange instructions | David Faust | 1 | -1/+5 |
| 2023-07-24 | bpf: gas,include,opcode: add suppor for instructions BSWAP{16,32,64} | Jose E. Marchesi | 1 | -0/+6 |
| 2023-07-24 | bpf: add support for jal/gotol jump instruction with 32-bit target | Jose E. Marchesi | 1 | -1/+2 |
| 2023-07-21 | bpf: opcodes, gas: support for signed load V4 instructions | Jose E. Marchesi | 1 | -0/+3 |
| 2023-07-21 | bpf: opcodes, gas: support for signed register move V4 instructions | Jose E. Marchesi | 1 | -0/+5 |
| 2023-07-21 | DesCGENization of the BPF binutils port | Jose E. Marchesi | 1 | -0/+306 |
| 2023-07-18 | RISC-V: Supports Zcb extension. | Jiawei | 2 | -0/+52 |
| 2023-07-03 | RISC-V: Zvkh[a,b]: Remove individual instruction class | Christoph Müllner | 1 | -2/+0 |
| 2023-07-01 | RISC-V: Add support for the Zvksh ISA extension | Christoph Müllner | 2 | -0/+9 |
| 2023-07-01 | RISC-V: Add support for the Zvksed ISA extension | Christoph Müllner | 2 | -0/+12 |
| 2023-07-01 | RISC-V: Add support for the Zvknh[a,b] ISA extensions | Christoph Müllner | 2 | -0/+14 |
| 2023-07-01 | RISC-V: Add support for the Zvkned ISA extension | Christoph Müllner | 2 | -0/+36 |
| 2023-07-01 | RISC-V: Add support for the Zvkg ISA extension | Christoph Müllner | 2 | -0/+9 |
| 2023-07-01 | RISC-V: Add support for the Zvbc extension | Nathan Huckleberry | 2 | -0/+15 |
| 2023-07-01 | RISC-V: Add support for the Zvbb ISA extension | Christoph Müllner | 2 | -0/+55 |
| 2023-06-30 | RISC-V: Add support for the Zfa extension | Christoph Müllner | 2 | -0/+105 |
| 2023-06-30 | LoongArch: gas: Add LVZ and LBT instructions support | mengqinggang | 1 | -0/+6 |
| 2023-06-30 | LoongArch: Deprecate $v[01], $fv[01] and $x names per spec | WANG Xuerui | 1 | -2/+2 |
| 2023-06-30 | opcodes/loongarch: remove unused code | WANG Xuerui | 1 | -5/+0 |
| 2023-06-30 | LoongArch: support disassembling certain pseudo-instructions | WANG Xuerui | 1 | -0/+2 |
| 2023-06-27 | RISC-V: Support Zicond extension | Philipp Tomsich | 2 | -0/+9 |
| 2023-06-25 | LoongArch: Support referring to FCSRs as $fcsrX | Feiyang Chen | 1 | -0/+2 |
| 2023-06-15 | Add MIPS Allegrex CPU as a MIPS2-based CPU | David Guillen Fandos | 1 | -0/+6 |
| 2023-06-15 | Revert "MIPS: add MT ASE support for micromips32" | Maciej W. Rozycki | 1 | -25/+10 |
| 2023-06-15 | Revert "MIPS: sync oprand char usage between mips and micromips" | Maciej W. Rozycki | 1 | -12/+2 |
| 2023-06-05 | MIPS: sync oprand char usage between mips and micromips | YunQiang Su | 1 | -2/+12 |
| 2023-06-05 | MIPS: add MT ASE support for micromips32 | YunQiang Su | 1 | -10/+25 |
| 2023-06-01 | RISC-V: PR30449, Add lga assembler macro support. | Jim Wilson | 1 | -0/+1 |
| 2023-05-30 | LoongArch: include: Add support for linker relaxation. | mengqinggang | 1 | -0/+3 |
| 2023-04-26 | RISC-V: Support XVentanaCondOps extension | Philipp Tomsich | 2 | -0/+9 |
| 2023-03-30 | aarch64: Remove stray reglist variable | Richard Sandiford | 1 | -1/+1 |
| 2023-03-30 | aarch64: Add the RPRFM instruction | Richard Sandiford | 1 | -0/+2 |
| 2023-03-30 | aarch64: Add new SVE dot-product instructions | Richard Sandiford | 1 | -1/+2 |
| 2023-03-30 | aarch64: Add the SME2 shift instructions | Richard Sandiford | 1 | -0/+3 |