aboutsummaryrefslogtreecommitdiff
path: root/include/opcode
AgeCommit message (Expand)AuthorFilesLines
2023-10-04aarch64: system register aliasing detectionVictor Do Nascimento1-0/+1
2023-09-26aarch64: Allow feature flags to occupy >64 bitsRichard Sandiford1-23/+39
2023-09-26aarch64: Restructure feature flag handlingRichard Sandiford1-151/+268
2023-09-25Revert "arc: Update opcode related include files for ARCv3."Claudiu Zissulescu3-257/+56
2023-09-25arc: Update opcode related include files for ARCv3.Claudiu Zissulescu3-56/+257
2023-09-05RISC-V: fold duplicate code in vector_macro()Jan Beulich1-1/+0
2023-09-05RISC-V: Add 'Smcntrpmf' extension and its CSRsTsukasa OI1-4/+12
2023-08-22aarch64: Improve naming conventions for A and R-profile architectureVictor Do Nascimento1-54/+54
2023-08-21bpf: correct neg and neg32 instruction encodingDavid Faust1-2/+2
2023-08-16kvx: New port.Paul Iannetta1-0/+3159
2023-08-15RISC-V: Make "fli.h" available to 'Zvfh' + 'Zfa'Tsukasa OI1-0/+1
2023-08-15RISC-V: Add support for the 'Zihintntl' extensionTsukasa OI2-0/+28
2023-08-15RISC-V: remove indirection from register tablesJan Beulich1-7/+9
2023-08-02Revert "2.41 Release sources"Sam James2-2/+52
2023-08-022.41 Release sourcesbinutils-2_41-releaseNick Clifton2-52/+2
2023-07-30bpf: include, bfd, opcodes: add EF_BPF_CPUVER ELF header flagsJose E. Marchesi1-1/+1
2023-07-25bpf: Add atomic compare-and-exchange instructionsDavid Faust1-1/+5
2023-07-24bpf: gas,include,opcode: add suppor for instructions BSWAP{16,32,64}Jose E. Marchesi1-0/+6
2023-07-24bpf: add support for jal/gotol jump instruction with 32-bit targetJose E. Marchesi1-1/+2
2023-07-21bpf: opcodes, gas: support for signed load V4 instructionsJose E. Marchesi1-0/+3
2023-07-21bpf: opcodes, gas: support for signed register move V4 instructionsJose E. Marchesi1-0/+5
2023-07-21DesCGENization of the BPF binutils portJose E. Marchesi1-0/+306
2023-07-18RISC-V: Supports Zcb extension.Jiawei2-0/+52
2023-07-03RISC-V: Zvkh[a,b]: Remove individual instruction classChristoph Müllner1-2/+0
2023-07-01RISC-V: Add support for the Zvksh ISA extensionChristoph Müllner2-0/+9
2023-07-01RISC-V: Add support for the Zvksed ISA extensionChristoph Müllner2-0/+12
2023-07-01RISC-V: Add support for the Zvknh[a,b] ISA extensionsChristoph Müllner2-0/+14
2023-07-01RISC-V: Add support for the Zvkned ISA extensionChristoph Müllner2-0/+36
2023-07-01RISC-V: Add support for the Zvkg ISA extensionChristoph Müllner2-0/+9
2023-07-01RISC-V: Add support for the Zvbc extensionNathan Huckleberry2-0/+15
2023-07-01RISC-V: Add support for the Zvbb ISA extensionChristoph Müllner2-0/+55
2023-06-30RISC-V: Add support for the Zfa extensionChristoph Müllner2-0/+105
2023-06-30LoongArch: gas: Add LVZ and LBT instructions supportmengqinggang1-0/+6
2023-06-30LoongArch: Deprecate $v[01], $fv[01] and $x names per specWANG Xuerui1-2/+2
2023-06-30opcodes/loongarch: remove unused codeWANG Xuerui1-5/+0
2023-06-30LoongArch: support disassembling certain pseudo-instructionsWANG Xuerui1-0/+2
2023-06-27 RISC-V: Support Zicond extensionPhilipp Tomsich2-0/+9
2023-06-25LoongArch: Support referring to FCSRs as $fcsrXFeiyang Chen1-0/+2
2023-06-15Add MIPS Allegrex CPU as a MIPS2-based CPUDavid Guillen Fandos1-0/+6
2023-06-15Revert "MIPS: add MT ASE support for micromips32"Maciej W. Rozycki1-25/+10
2023-06-15Revert "MIPS: sync oprand char usage between mips and micromips"Maciej W. Rozycki1-12/+2
2023-06-05MIPS: sync oprand char usage between mips and micromipsYunQiang Su1-2/+12
2023-06-05MIPS: add MT ASE support for micromips32YunQiang Su1-10/+25
2023-06-01RISC-V: PR30449, Add lga assembler macro support.Jim Wilson1-0/+1
2023-05-30LoongArch: include: Add support for linker relaxation.mengqinggang1-0/+3
2023-04-26 RISC-V: Support XVentanaCondOps extensionPhilipp Tomsich2-0/+9
2023-03-30aarch64: Remove stray reglist variableRichard Sandiford1-1/+1
2023-03-30aarch64: Add the RPRFM instructionRichard Sandiford1-0/+2
2023-03-30aarch64: Add new SVE dot-product instructionsRichard Sandiford1-1/+2
2023-03-30aarch64: Add the SME2 shift instructionsRichard Sandiford1-0/+3