aboutsummaryrefslogtreecommitdiff
path: root/ld/testsuite/ld-powerpc/tlsopt4_32.d
diff options
context:
space:
mode:
authorAlan Modra <amodra@gmail.com>2012-10-29 09:25:53 +0000
committerAlan Modra <amodra@gmail.com>2012-10-29 09:25:53 +0000
commited6b7ef4bc3195371e42ce1577595b3373d3be0a (patch)
tree5b73c10450ca8ba145b8ece84af3fbcbbbb0eee3 /ld/testsuite/ld-powerpc/tlsopt4_32.d
parentab1f5dd1e2064f804faad25951fcfe51f528d07b (diff)
downloadbinutils-ed6b7ef4bc3195371e42ce1577595b3373d3be0a.zip
binutils-ed6b7ef4bc3195371e42ce1577595b3373d3be0a.tar.gz
binutils-ed6b7ef4bc3195371e42ce1577595b3373d3be0a.tar.bz2
* ld-powerpc/powerpc.exp: Modify emulation option passed to ld
when little-endian. * ld-powerpc/apuinfo-nul.rd: Update for le output. * ld-powerpc/apuinfo.rd: Likewise. * ld-powerpc/plt1.d: Likewise. * ld-powerpc/relax.d: Likewise. * ld-powerpc/relaxr.d: Likewise. * ld-powerpc/sdadyn.d: Likewise. * ld-powerpc/tls.d: Likewise. * ld-powerpc/tls.g: Likewise. * ld-powerpc/tls.t: Likewise. * ld-powerpc/tls32.d: Likewise. * ld-powerpc/tls32.g: Likewise. * ld-powerpc/tls32.t: Likewise. * ld-powerpc/tlsexe.d: Likewise. * ld-powerpc/tlsexe.g: Likewise. * ld-powerpc/tlsexe.r: Likewise. * ld-powerpc/tlsexe.t: Likewise. * ld-powerpc/tlsexe32.d: Likewise. * ld-powerpc/tlsexe32.g: Likewise. * ld-powerpc/tlsexe32.r: Likewise. * ld-powerpc/tlsexe32.t: Likewise. * ld-powerpc/tlsexetoc.d: Likewise. * ld-powerpc/tlsexetoc.g: Likewise. * ld-powerpc/tlsexetoc.r: Likewise. * ld-powerpc/tlsexetoc.t: Likewise. * ld-powerpc/tlsmark.d: Likewise. * ld-powerpc/tlsmark32.d: Likewise. * ld-powerpc/tlsopt1.d: Likewise. * ld-powerpc/tlsopt1_32.d: Likewise. * ld-powerpc/tlsopt2.d: Likewise. * ld-powerpc/tlsopt2_32.d: Likewise. * ld-powerpc/tlsopt3.d: Likewise. * ld-powerpc/tlsopt3_32.d: Likewise. * ld-powerpc/tlsopt4.d: Likewise. * ld-powerpc/tlsopt4_32.d: Likewise. * ld-powerpc/tlsso.d: Likewise. * ld-powerpc/tlsso.g: Likewise. * ld-powerpc/tlsso.r: Likewise. * ld-powerpc/tlsso.t: Likewise. * ld-powerpc/tlsso32.d: Likewise. * ld-powerpc/tlsso32.g: Likewise. * ld-powerpc/tlsso32.r: Likewise. * ld-powerpc/tlsso32.t: Likewise. * ld-powerpc/tlstoc.d: Likewise. * ld-powerpc/tlstoc.g: Likewise. * ld-powerpc/tlstoc.t: Likewise. * ld-powerpc/tlstocso.d: Likewise. * ld-powerpc/tlstocso.g: Likewise. * ld-powerpc/tlstocso.t: Likewise. * ld-powerpc/tocopt.out: Likewise.
Diffstat (limited to 'ld/testsuite/ld-powerpc/tlsopt4_32.d')
-rw-r--r--ld/testsuite/ld-powerpc/tlsopt4_32.d42
1 files changed, 21 insertions, 21 deletions
diff --git a/ld/testsuite/ld-powerpc/tlsopt4_32.d b/ld/testsuite/ld-powerpc/tlsopt4_32.d
index 4b667f6..f62a0ea 100644
--- a/ld/testsuite/ld-powerpc/tlsopt4_32.d
+++ b/ld/testsuite/ld-powerpc/tlsopt4_32.d
@@ -1,44 +1,44 @@
#source: tlsopt4_32.s
#source: tlslib32.s
#as: -a32
-#ld: -melf32ppc
+#ld:
#objdump: -dr
#target: powerpc*-*-*
-.*: +file format elf32-powerpc
+.*
Disassembly of section \.text:
0+1800094 <__tls_get_addr>:
- 1800094: 4e 80 00 20 blr
+.*: (4e 80 00 20|20 00 80 4e) blr
Disassembly of section \.opt1:
0+1800098 <\.opt1>:
- 1800098: 3c 62 00 00 addis r3,r2,0
- 180009c: 2c 04 00 00 cmpwi r4,0
- 18000a0: 41 82 00 0c beq- .*
- 18000a4: 38 63 90 10 addi r3,r3,-28656
- 18000a8: 48 00 00 08 b .*
- 18000ac: 38 63 90 10 addi r3,r3,-28656
+.*: (3c 62 00 00|00 00 62 3c) addis r3,r2,0
+.*: (2c 04 00 00|00 00 04 2c) cmpwi r4,0
+.*: (41 82 00 0c|0c 00 82 41) beq- .*
+.*: (38 63 90 10|10 90 63 38) addi r3,r3,-28656
+.*: (48 00 00 08|08 00 00 48) b .*
+.*: (38 63 90 10|10 90 63 38) addi r3,r3,-28656
Disassembly of section \.opt2:
0+18000b0 <\.opt2>:
- 18000b0: 3c 62 00 00 addis r3,r2,0
- 18000b4: 2c 04 00 00 cmpwi r4,0
- 18000b8: 41 82 00 08 beq- .*
- 18000bc: 3c 62 00 00 addis r3,r2,0
- 18000c0: 38 63 90 10 addi r3,r3,-28656
+.*: (3c 62 00 00|00 00 62 3c) addis r3,r2,0
+.*: (2c 04 00 00|00 00 04 2c) cmpwi r4,0
+.*: (41 82 00 08|08 00 82 41) beq- .*
+.*: (3c 62 00 00|00 00 62 3c) addis r3,r2,0
+.*: (38 63 90 10|10 90 63 38) addi r3,r3,-28656
Disassembly of section \.opt3:
0+18000c4 <\.opt3>:
- 18000c4: 3c 62 00 00 addis r3,r2,0
- 18000c8: 48 00 00 0c b .*
- 18000cc: 3c 62 00 00 addis r3,r2,0
- 18000d0: 48 00 00 0c b .*
- 18000d4: 38 63 90 10 addi r3,r3,-28656
- 18000d8: 48 00 00 08 b .*
- 18000dc: 38 63 90 08 addi r3,r3,-28664
+.*: (3c 62 00 00|00 00 62 3c) addis r3,r2,0
+.*: (48 00 00 0c|0c 00 00 48) b .*
+.*: (3c 62 00 00|00 00 62 3c) addis r3,r2,0
+.*: (48 00 00 0c|0c 00 00 48) b .*
+.*: (38 63 90 10|10 90 63 38) addi r3,r3,-28656
+.*: (48 00 00 08|08 00 00 48) b .*
+.*: (38 63 90 08|08 90 63 38) addi r3,r3,-28664
#pass