aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorMing-Yi Lai <ming-yi.lai@mediatek.com>2024-03-22 10:06:44 +0800
committerMing-Yi Lai <ming-yi.lai@mediatek.com>2024-03-22 10:06:44 +0800
commitcbeded947ec4acaa76a091dc839557d52f96a4ce (patch)
tree50e0ce6b30a561e37e4dd968149fc0dfc15b0982
parent2e86ec4b83c2fe3eb19669244357d288be8b45fa (diff)
downloadriscv-isa-sim-cbeded947ec4acaa76a091dc839557d52f96a4ce.zip
riscv-isa-sim-cbeded947ec4acaa76a091dc839557d52f96a4ce.tar.gz
riscv-isa-sim-cbeded947ec4acaa76a091dc839557d52f96a4ce.tar.bz2
Allow software check exception to be delegated from M mode regardless of Zicfilp being enabled
-rw-r--r--riscv/csrs.cc2
1 files changed, 1 insertions, 1 deletions
diff --git a/riscv/csrs.cc b/riscv/csrs.cc
index b1f4b7d..4900581 100644
--- a/riscv/csrs.cc
+++ b/riscv/csrs.cc
@@ -906,7 +906,7 @@ bool medeleg_csr_t::unlogged_write(const reg_t val) noexcept {
| (1 << CAUSE_LOAD_PAGE_FAULT)
| (1 << CAUSE_STORE_PAGE_FAULT)
| (proc->extension_enabled('H') ? hypervisor_exceptions : 0)
- | (proc->extension_enabled(EXT_ZICFILP) ? (1 << CAUSE_SOFTWARE_CHECK_FAULT) : 0)
+ | (1 << CAUSE_SOFTWARE_CHECK_FAULT)
;
return basic_csr_t::unlogged_write((read() & ~mask) | (val & mask));
}