aboutsummaryrefslogtreecommitdiff
path: root/tcl/target/lpc1769.cfg
diff options
context:
space:
mode:
Diffstat (limited to 'tcl/target/lpc1769.cfg')
-rw-r--r--tcl/target/lpc1769.cfg17
1 files changed, 17 insertions, 0 deletions
diff --git a/tcl/target/lpc1769.cfg b/tcl/target/lpc1769.cfg
new file mode 100644
index 0000000..61ab3ee
--- /dev/null
+++ b/tcl/target/lpc1769.cfg
@@ -0,0 +1,17 @@
+# NXP LPC1769 Cortex-M3 with 512kB Flash and 32kB+32kB Local On-Chip SRAM,
+set CHIPNAME lpc1769
+set CPUTAPID 0x4ba00477
+set CPURAMSIZE 0x8000
+set CPUROMSIZE 0x80000
+
+# After reset the chip is clocked by the ~4MHz internal RC oscillator.
+# When board-specific code (reset-init handler or device firmware)
+# configures another oscillator and/or PLL0, set CCLK to match; if
+# you don't, then flash erase and write operations may misbehave.
+# (The ROM code doing those updates cares about core clock speed...)
+#
+# CCLK is the core clock frequency in KHz
+set CCLK 4000
+
+#Include the main configuration file.
+source [find target/lpc17xx.cfg];