aboutsummaryrefslogtreecommitdiff
path: root/isa/rv32uzbc/clmulr.S
diff options
context:
space:
mode:
authorAndrew Waterman <andrew@sifive.com>2024-02-18 20:09:30 -0800
committerGitHub <noreply@github.com>2024-02-18 20:09:30 -0800
commit3bd02c8ab45666cf1c0532294f115c4d2ce3e027 (patch)
tree1a5653d944c240bb81dbfa4c37e922186af35215 /isa/rv32uzbc/clmulr.S
parentad33ed3cb50b4cc23a44657a541f76325e659af0 (diff)
parent9c06101326cdd451a051bc3e6469b3c76f24d101 (diff)
downloadriscv-tests-3bd02c8ab45666cf1c0532294f115c4d2ce3e027.zip
riscv-tests-3bd02c8ab45666cf1c0532294f115c4d2ce3e027.tar.gz
riscv-tests-3bd02c8ab45666cf1c0532294f115c4d2ce3e027.tar.bz2
Merge pull request #539 from rogerchang23424/bitmanip
Add bitmanip test cases
Diffstat (limited to 'isa/rv32uzbc/clmulr.S')
-rw-r--r--isa/rv32uzbc/clmulr.S84
1 files changed, 84 insertions, 0 deletions
diff --git a/isa/rv32uzbc/clmulr.S b/isa/rv32uzbc/clmulr.S
new file mode 100644
index 0000000..dc255ec
--- /dev/null
+++ b/isa/rv32uzbc/clmulr.S
@@ -0,0 +1,84 @@
+# See LICENSE for license details.
+
+#*****************************************************************************
+# clmulr.S
+#-----------------------------------------------------------------------------
+#
+# Test clmulr instruction.
+#
+
+#include "riscv_test.h"
+#include "test_macros.h"
+
+RVTEST_RV32U
+RVTEST_CODE_BEGIN
+
+ #-------------------------------------------------------------
+ # Arithmetic tests
+ #-------------------------------------------------------------
+
+ TEST_RR_OP(32, clmulr, 0x00006c00, 0x00007e00, 0xb6db6db7 );
+ TEST_RR_OP(33, clmulr, 0x00006d80, 0x00007fc0, 0xb6db6db7 );
+
+ TEST_RR_OP( 2, clmulr, 0x00000000, 0x00000000, 0x00000000 );
+ TEST_RR_OP( 3, clmulr, 0x00000000, 0x00000001, 0x00000001 );
+ TEST_RR_OP( 4, clmulr, 0x00000000, 0x00000003, 0x00000007 );
+
+ TEST_RR_OP( 5, clmulr, 0x00000000, 0x00000000, 0xffff8000 );
+ TEST_RR_OP( 6, clmulr, 0x00000000, 0x80000000, 0x00000000 );
+ TEST_RR_OP( 7, clmulr, 0xffff8000, 0x80000000, 0xffff8000 );
+
+ TEST_RR_OP(30, clmulr, 0x0002679b, 0xaaaaaaab, 0x0002fe7d );
+ TEST_RR_OP(31, clmulr, 0x0002679b, 0x0002fe7d, 0xaaaaaaab );
+
+ TEST_RR_OP(34, clmulr, 0xaaaa0000, 0xff000000, 0xff000000 );
+
+ TEST_RR_OP(35, clmulr, 0xaaaaaaaa, 0xffffffff, 0xffffffff );
+ TEST_RR_OP(36, clmulr, 0x00000001, 0xffffffff, 0x00000001 );
+ TEST_RR_OP(37, clmulr, 0x00000001, 0x00000001, 0xffffffff );
+
+ #-------------------------------------------------------------
+ # Source/Destination tests
+ #-------------------------------------------------------------
+
+ TEST_RR_SRC1_EQ_DEST( 8, clmulr, 0, 13, 11 );
+ TEST_RR_SRC2_EQ_DEST( 9, clmulr, 0, 14, 11 );
+ TEST_RR_SRC12_EQ_DEST( 10, clmulr, 0, 13 );
+
+ #-------------------------------------------------------------
+ # Bypassing tests
+ #-------------------------------------------------------------
+
+ TEST_RR_DEST_BYPASS( 11, 0, clmulr, 0, 13, 11 );
+ TEST_RR_DEST_BYPASS( 12, 1, clmulr, 0, 14, 11 );
+ TEST_RR_DEST_BYPASS( 13, 2, clmulr, 0, 15, 11 );
+
+ TEST_RR_SRC12_BYPASS( 14, 0, 0, clmulr, 0, 13, 11 );
+ TEST_RR_SRC12_BYPASS( 15, 0, 1, clmulr, 0, 14, 11 );
+ TEST_RR_SRC12_BYPASS( 16, 0, 2, clmulr, 0, 15, 11 );
+ TEST_RR_SRC12_BYPASS( 17, 1, 0, clmulr, 0, 13, 11 );
+ TEST_RR_SRC12_BYPASS( 18, 1, 1, clmulr, 0, 14, 11 );
+ TEST_RR_SRC12_BYPASS( 19, 2, 0, clmulr, 0, 15, 11 );
+
+ TEST_RR_SRC21_BYPASS( 20, 0, 0, clmulr, 0, 13, 11 );
+ TEST_RR_SRC21_BYPASS( 21, 0, 1, clmulr, 0, 14, 11 );
+ TEST_RR_SRC21_BYPASS( 22, 0, 2, clmulr, 0, 15, 11 );
+ TEST_RR_SRC21_BYPASS( 23, 1, 0, clmulr, 0, 13, 11 );
+ TEST_RR_SRC21_BYPASS( 24, 1, 1, clmulr, 0, 14, 11 );
+ TEST_RR_SRC21_BYPASS( 25, 2, 0, clmulr, 0, 15, 11 );
+
+ TEST_RR_ZEROSRC1( 26, clmulr, 0, 31 );
+ TEST_RR_ZEROSRC2( 27, clmulr, 0, 32 );
+ TEST_RR_ZEROSRC12( 28, clmulr, 0 );
+ TEST_RR_ZERODEST( 29, clmulr, 33, 34 );
+
+ TEST_PASSFAIL
+
+RVTEST_CODE_END
+
+ .data
+RVTEST_DATA_BEGIN
+
+ TEST_DATA
+
+RVTEST_DATA_END