aboutsummaryrefslogtreecommitdiff
path: root/isa/rv64uv/flw.S
diff options
context:
space:
mode:
authorHUJIYONG <107032865+HUJIYONG@users.noreply.github.com>2024-08-15 09:24:55 +0800
committerGitHub <noreply@github.com>2024-08-14 18:24:55 -0700
commite2cdf460d248925b43b9085a3470102ce8a0a83b (patch)
tree7cbb3fcf011a10291a62f600dfb106125104c654 /isa/rv64uv/flw.S
parentf2f748ebb9cf8ea049103f85c4cbf7e8a2927b16 (diff)
downloadriscv-tests-e2cdf460d248925b43b9085a3470102ce8a0a83b.zip
riscv-tests-e2cdf460d248925b43b9085a3470102ce8a0a83b.tar.gz
riscv-tests-e2cdf460d248925b43b9085a3470102ce8a0a83b.tar.bz2
Fit riscv-tests to newest riscv spec: renaming sptbr,sbadaddr,mbadaddr (#578)
issue#577 In the newest riscv spec(2021 or later), two csr register "sptbr"(0x180) "s/mbadaddr"(0x243) were removed, and upgraded to "satp" "s/mtval". Together with more functions. This commit rename them to pass compile.
Diffstat (limited to 'isa/rv64uv/flw.S')
0 files changed, 0 insertions, 0 deletions