diff options
author | Andrew Waterman <waterman@s144.Millennium.Berkeley.EDU> | 2010-11-05 14:06:12 -0700 |
---|---|---|
committer | Andrew Waterman <waterman@s144.Millennium.Berkeley.EDU> | 2010-11-21 16:54:33 -0800 |
commit | 7471eee0ba7d80c83048cbbf47d7837f586b9264 (patch) | |
tree | 09c1b60abf1fe766cfe748c9bd7b5c301f4f177b /riscv/insns/amo_swap.h | |
parent | 3f144b12ed35f7fee4c7faf937e144807acb1e2b (diff) | |
download | riscv-isa-sim-7471eee0ba7d80c83048cbbf47d7837f586b9264.zip riscv-isa-sim-7471eee0ba7d80c83048cbbf47d7837f586b9264.tar.gz riscv-isa-sim-7471eee0ba7d80c83048cbbf47d7837f586b9264.tar.bz2 |
[xcc, sim, pk, opcodes] new instruction encoding!
Diffstat (limited to 'riscv/insns/amo_swap.h')
-rw-r--r-- | riscv/insns/amo_swap.h | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/riscv/insns/amo_swap.h b/riscv/insns/amo_swap.h index 0ee4ea2..6889055 100644 --- a/riscv/insns/amo_swap.h +++ b/riscv/insns/amo_swap.h @@ -1,4 +1,4 @@ require64; reg_t v = mmu.load_uint64(RS1); mmu.store_uint64(RS1, RS2); -RDR = v; +RD = v; |