blob: a894546c02d140d2b689f09ace733c4d43019371 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
|
/*
* VFIO AMD XGBE device
*
* Copyright Linaro Limited, 2015
*
* Authors:
* Eric Auger <eric.auger@linaro.org>
*
* This work is licensed under the terms of the GNU GPL, version 2. See
* the COPYING file in the top-level directory.
*
*/
#ifndef HW_VFIO_VFIO_AMD_XGBE_H
#define HW_VFIO_VFIO_AMD_XGBE_H
#include "hw/vfio/vfio-platform.h"
#include "qom/object.h"
#define TYPE_VFIO_AMD_XGBE "vfio-amd-xgbe"
/**
* This device exposes:
* - 5 MMIO regions: MAC, PCS, SerDes Rx/Tx regs,
SerDes Integration Registers 1/2 & 2/2
* - 2 level sensitive IRQs and optional DMA channel IRQs
*/
struct VFIOAmdXgbeDevice {
VFIOPlatformDevice vdev;
};
typedef struct VFIOAmdXgbeDevice VFIOAmdXgbeDevice;
struct VFIOAmdXgbeDeviceClass {
/*< private >*/
VFIOPlatformDeviceClass parent_class;
/*< public >*/
DeviceRealize parent_realize;
};
typedef struct VFIOAmdXgbeDeviceClass VFIOAmdXgbeDeviceClass;
DECLARE_OBJ_CHECKERS(VFIOAmdXgbeDevice, VFIOAmdXgbeDeviceClass,
VFIO_AMD_XGBE_DEVICE, TYPE_VFIO_AMD_XGBE)
#endif
|