aboutsummaryrefslogtreecommitdiff
path: root/hw/arm/aspeed_coprocessor_common.c
blob: 8a94b44f07f23bd769703c37db8292b9284e123b (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
/*
 * ASPEED Coprocessor
 *
 * Copyright (C) 2025 ASPEED Technology Inc.
 *
 * SPDX-License-Identifier: GPL-2.0-or-later
 */

#include "qemu/osdep.h"
#include "qapi/error.h"
#include "system/memory.h"
#include "hw/qdev-properties.h"
#include "hw/arm/aspeed_coprocessor.h"

static void aspeed_coprocessor_realize(DeviceState *dev, Error **errp)
{
    AspeedCoprocessorState *s = ASPEED_COPROCESSOR(dev);

    if (!s->memory) {
        error_setg(errp, "'memory' link is not set");
        return;
    }
}

static const Property aspeed_coprocessor_properties[] = {
    DEFINE_PROP_LINK("memory", AspeedCoprocessorState, memory,
                     TYPE_MEMORY_REGION, MemoryRegion *),
};

static void aspeed_coprocessor_class_init(ObjectClass *oc, const void *data)
{
    DeviceClass *dc = DEVICE_CLASS(oc);

    dc->realize = aspeed_coprocessor_realize;
    device_class_set_props(dc, aspeed_coprocessor_properties);
}

static const TypeInfo aspeed_coprocessor_types[] = {
    {
        .name           = TYPE_ASPEED_COPROCESSOR,
        .parent         = TYPE_DEVICE,
        .instance_size  = sizeof(AspeedCoprocessorState),
        .class_size     = sizeof(AspeedCoprocessorClass),
        .class_init     = aspeed_coprocessor_class_init,
        .abstract       = true,
    },
};

DEFINE_TYPES(aspeed_coprocessor_types)