index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target
/
riscv
Age
Commit message (
Expand
)
Author
Files
Lines
2024-07-18
target/riscv: raise an exception when CSRRS/CSRRC writes a read-only CSR
Yu-Ming Chang
3
-9
/
+58
2024-07-18
target/riscv: Expose the Smcntrpmf config
Atish Patra
1
-0
/
+1
2024-07-18
target/riscv: Do not setup pmu timer if OF is disabled
Atish Patra
1
-12
/
+44
2024-07-18
target/riscv: More accurately model priv mode filtering.
Rajnesh Kanwal
3
-4
/
+33
2024-07-18
target/riscv: Start counters from both mhpmcounter and mcountinhibit
Rajnesh Kanwal
2
-24
/
+54
2024-07-18
target/riscv: Enforce WARL behavior for scounteren/hcounteren
Atish Patra
1
-2
/
+10
2024-07-18
target/riscv: Save counter values during countinhibit update
Atish Patra
3
-16
/
+24
2024-07-18
target/riscv: Implement privilege mode filtering for cycle/instret
Atish Patra
5
-37
/
+194
2024-07-18
target/riscv: Only set INH fields if priv mode is available
Atish Patra
1
-4
/
+25
2024-07-18
target/riscv: Add cycle & instret privilege mode filtering support
Kaiwen Xue
2
-1
/
+149
2024-07-18
target/riscv: Add cycle & instret privilege mode filtering definitions
Kaiwen Xue
2
-0
/
+35
2024-07-18
target/riscv: Add cycle & instret privilege mode filtering properties
Kaiwen Xue
2
-0
/
+2
2024-07-18
target/riscv: Fix the predicate functions for mhpmeventhX CSRs
Atish Patra
1
-29
/
+38
2024-07-18
target/riscv: Combine set_mode and set_virt functions.
Rajnesh Kanwal
3
-41
/
+35
2024-07-18
target/riscv/kvm: update KVM regs to Linux 6.10-rc5
Daniel Henrique Barboza
1
-0
/
+2
2024-07-18
target/riscv: Validate the mode in write_vstvec
Jiayi Li
1
-1
/
+6
2024-07-18
target/riscv: Expose zabha extension as a cpu property
LIU Zhiwei
1
-0
/
+2
2024-07-18
target/riscv: Add amocas.[b|h] for Zabha
LIU Zhiwei
2
-0
/
+16
2024-07-18
target/riscv: Move gen_cmpxchg before adding amocas.[b|h]
LIU Zhiwei
2
-13
/
+13
2024-07-18
target/riscv: Add AMO instructions for Zabha
LIU Zhiwei
4
-1
/
+155
2024-07-18
target/riscv: Move gen_amo before implement Zabha
LIU Zhiwei
2
-21
/
+21
2024-07-18
target/riscv: Support Zama16b extension
LIU Zhiwei
6
-22
/
+57
2024-07-18
target/riscv: Add zcmop extension
LIU Zhiwei
6
-0
/
+39
2024-07-18
target/riscv: Add zimop extension
LIU Zhiwei
5
-0
/
+52
2024-07-11
target: Set TCGCPUOps::cpu_exec_halt to target's has_work implementation
Peter Maydell
3
-1
/
+6
2024-06-27
target/riscv: Apply modularized matching conditions for icount trigger
Alvin Chang
1
-1
/
+1
2024-06-27
target/riscv: Apply modularized matching conditions for watchpoint
Alvin Chang
1
-20
/
+6
2024-06-27
target/riscv: Add functions for common matching conditions of trigger
Alvin Chang
1
-23
/
+78
2024-06-26
target/riscv: Remove extension auto-update check statements
Frank Chang
1
-119
/
+0
2024-06-26
target/riscv: Add Zc extension implied rule
Frank Chang
1
-0
/
+34
2024-06-26
target/riscv: Add multi extension implied rules
Frank Chang
1
-0
/
+340
2024-06-26
target/riscv: Add MISA extension implied rules
Frank Chang
1
-1
/
+49
2024-06-26
target/riscv: Introduce extension implied rule helpers
Frank Chang
1
-0
/
+121
2024-06-26
target/riscv: Introduce extension implied rules definition
Frank Chang
2
-0
/
+31
2024-06-26
target/riscv: fix instructions count handling in icount mode
Clément Léger
1
-13
/
+17
2024-06-26
target/riscv: Fix froundnx.h nanbox check
Branislav Brzak
1
-1
/
+1
2024-06-26
target/riscv: Support the version for ss1p13
Fea.Wang
2
-1
/
+9
2024-06-26
target/riscv: Reserve exception codes for sw-check and hw-err
Fea.Wang
1
-0
/
+2
2024-06-26
target/riscv: Add MEDELEGH, HEDELEGH csrs for RV32
Fea.Wang
2
-0
/
+33
2024-06-26
target/riscv: Add 'P1P13' bit in SMSTATEEN0
Fea.Wang
2
-0
/
+9
2024-06-26
target/riscv: Define macros and variables for ss1p13
Fea.Wang
2
-1
/
+4
2024-06-26
target/riscv: Reuse the conversion function of priv_spec
Jim Shu
3
-10
/
+6
2024-06-26
target/riscv/kvm: handle the exit with debug reason
Chao Du
1
-0
/
+20
2024-06-26
target/riscv/kvm: add software breakpoints support
Chao Du
1
-0
/
+69
2024-06-26
target/riscv: zvbb implies zvkb
Jerry Zhang Jian
1
-0
/
+4
2024-06-26
target/riscv: Move Guest irqs out of the core local irqs range.
Rajnesh Kanwal
2
-2
/
+10
2024-06-26
target/riscv: Extend virtual irq csrs masks to be 64 bit wide.
Rajnesh Kanwal
1
-7
/
+7
2024-06-04
Merge tag 'hw-misc-accel-20240604' of https://github.com/philmd/qemu into sta...
Richard Henderson
4
-10
/
+13
2024-06-04
target/riscv: Restrict riscv_cpu_do_interrupt() to sysemu
Philippe Mathieu-Daudé
2
-7
/
+5
2024-06-04
target/riscv: Restrict 'rv128' machine to TCG accelerator
Philippe Mathieu-Daudé
1
-2
/
+8
[next]