index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-xtensa
/
translate.c
Age
Commit message (
Expand
)
Author
Files
Lines
2012-12-08
target-xtensa: use movcond where possible
Max Filippov
1
-50
/
+42
2012-12-08
target-xtensa: implement MISC SR
Max Filippov
1
-0
/
+4
2012-12-08
target-xtensa: better control rsr/wsr/xsr access to SRs
Max Filippov
1
-19
/
+30
2012-12-08
target-xtensa: restrict available SRs by enabled options
Max Filippov
1
-104
/
+126
2012-12-08
target-xtensa: implement CACHEATTR SR
Max Filippov
1
-0
/
+1
2012-12-08
target-xtensa: implement ATOMCTL SR
Max Filippov
1
-0
/
+13
2012-12-08
TCG: Use gen_opc_instr_start from context instead of global variable.
Evgeny Voevodin
1
-2
/
+2
2012-12-08
TCG: Use gen_opc_icount from context instead of global variable.
Evgeny Voevodin
1
-1
/
+1
2012-12-08
TCG: Use gen_opc_pc from context instead of global variable.
Evgeny Voevodin
1
-2
/
+2
2012-11-17
TCG: Use gen_opc_buf from context instead of global variable.
Evgeny Voevodin
1
-2
/
+2
2012-11-17
TCG: Use gen_opc_ptr from context instead of global variable.
Evgeny Voevodin
1
-3
/
+3
2012-11-10
target-xtensa: avoid using cpu_single_env
Blue Swirl
1
-5
/
+5
2012-10-06
target-xtensa: de-optimize EXTUI
Aurelien Jarno
1
-20
/
+2
2012-09-27
Emit debug_insn for CPU_LOG_TB_OP_OPT as well.
Richard Henderson
1
-1
/
+1
2012-09-22
target-xtensa: implement coprocessor context option
Max Filippov
1
-0
/
+38
2012-09-22
target-xtensa: implement FP1 group
Max Filippov
1
-1
/
+80
2012-09-22
target-xtensa: implement FP0 conversions
Max Filippov
1
-0
/
+48
2012-09-22
target-xtensa: implement FP0 arithmetic
Max Filippov
1
-1
/
+60
2012-09-22
target-xtensa: implement LSCX and LSCI groups
Max Filippov
1
-4
/
+54
2012-09-22
target-xtensa: add FP registers
Max Filippov
1
-7
/
+45
2012-09-21
target-xtensa: don't emit extra tcg_gen_goto_tb
Max Filippov
1
-1
/
+3
2012-09-21
target-xtensa: fix extui shift amount
Max Filippov
1
-3
/
+21
2012-07-28
target-xtensa: fix big-endian BBS/BBC implementation
Max Filippov
1
-2
/
+14
2012-06-10
target-xtensa: switch to AREG0-free mode
Max Filippov
1
-30
/
+34
2012-06-09
target-xtensa: fix CCOUNT for conditional branches
Max Filippov
1
-0
/
+2
2012-04-21
target-xtensa: fix LOOPNEZ/LOOPGTZ translation
Max Filippov
1
-1
/
+1
2012-04-14
target-xtensa: fix tb invalidation for IBREAK and LOOP
Max Filippov
1
-0
/
+2
2012-04-14
target-xtensa: Move helpers.h to helper.h
Lluís Vilanova
1
-3
/
+3
2012-03-14
target-xtensa: Don't overuse CPUState
Andreas Färber
1
-11
/
+11
2012-02-20
target-xtensa: add DBREAK data breakpoints
Max Filippov
1
-0
/
+30
2012-02-18
target-xtensa: add ICOUNT SR and debug exception
Max Filippov
1
-1
/
+48
2012-02-18
target-xtensa: implement instruction breakpoints
Max Filippov
1
-3
/
+65
2012-02-18
target-xtensa: add DEBUGCAUSE SR and configuration
Max Filippov
1
-0
/
+6
2012-02-18
target-xtensa: fetch 3rd opcode byte only when needed
Max Filippov
1
-1
/
+2
2011-11-02
target-xtensa: raise an exception for invalid and reserved opcodes
Max Filippov
1
-1
/
+6
2011-11-02
target-xtensa: mask out undefined bits of WINDOWSTART SR
Max Filippov
1
-1
/
+1
2011-10-16
target-xtensa: increase xtensa options accuracy
Max Filippov
1
-7
/
+7
2011-10-15
target-xtensa: implement MAC16 option
Max Filippov
1
-1
/
+134
2011-09-10
target-xtensa: implement boolean option
Max Filippov
1
-24
/
+85
2011-09-10
target-xtensa: implement memory protection options
Max Filippov
1
-5
/
+86
2011-09-10
target-xtensa: implement relocatable vectors
Max Filippov
1
-0
/
+1
2011-09-10
target-xtensa: implement CPENABLE and PRID SRs
Max Filippov
1
-0
/
+7
2011-09-10
target-xtensa: implement accurate window check
Max Filippov
1
-0
/
+110
2011-09-10
target-xtensa: implement interrupt option
Max Filippov
1
-10
/
+143
2011-09-10
target-xtensa: implement SIMCALL
Max Filippov
1
-1
/
+8
2011-09-10
target-xtensa: implement unaligned exception option
Max Filippov
1
-3
/
+44
2011-09-10
target-xtensa: implement extended L32R
Max Filippov
1
-4
/
+33
2011-09-10
target-xtensa: implement loop option
Max Filippov
1
-9
/
+68
2011-09-10
target-xtensa: implement windowed registers
Max Filippov
1
-9
/
+136
2011-09-10
target-xtensa: implement RST2 group (32 bit mul/div/rem)
Max Filippov
1
-1
/
+76
[next]