index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-tricore
Age
Commit message (
Expand
)
Author
Files
Lines
2015-09-11
tlb: Add "ifetch" argument to cpu_mmu_index()
Benjamin Herrenschmidt
2
-2
/
+2
2015-09-11
maint: remove unused include for signal.h
Daniel P. Berrange
1
-1
/
+0
2015-08-24
tcg: Remove tcg_gen_trunc_i64_i32
Richard Henderson
1
-10
/
+10
2015-08-24
tcg: Split trunc_shr_i32 opcode into extr[lh]_i64_i32
Richard Henderson
1
-6
/
+6
2015-07-09
cpu-exec: Purge all uses of ENV_GET_CPU()
Peter Crosthwaite
1
-1
/
+1
2015-07-09
cpu: Change cpu_exec_init() arg to cpu, not env
Peter Crosthwaite
1
-1
/
+1
2015-07-09
cpu: Add Error argument to cpu_exec_init()
Bharata B Rao
1
-1
/
+1
2015-06-29
target-tricore: fix depositing bits from PCXI into ICR
Paolo Bonzini
1
-2
/
+2
2015-06-22
disas: Remove uses of CPU env
Peter Crosthwaite
1
-1
/
+1
2015-05-30
target-tricore: fix BOL_ST_H_LONGOFF using ld
Bastian Koppelmann
1
-1
/
+1
2015-05-30
target-tricore: fix msub32_q producing the wrong overflow bit
Bastian Koppelmann
1
-11
/
+0
2015-05-30
target-tricore: fix OPC2_32_RR_DVINIT_HU having write before use on the result
Bastian Koppelmann
1
-1
/
+1
2015-05-22
target-tricore: add RR_DIV and RR_DIV_U instructions of the v1.6 ISA
Bastian Koppelmann
4
-0
/
+74
2015-05-22
target-tricore: add FRET instructions of the v1.6 ISA
Bastian Koppelmann
2
-0
/
+21
2015-05-22
target-tricore: add FCALL instructions of the v1.6 ISA
Bastian Koppelmann
2
-0
/
+29
2015-05-22
target-tricore: add SYS_RESTORE instruction of the v1.6 ISA
Bastian Koppelmann
2
-0
/
+11
2015-05-22
target-tricore: add RR_CRC32 instruction of the v1.6.1 ISA
Bastian Koppelmann
4
-0
/
+19
2015-05-22
target-tricore: add SWAPMSK instructions of the v1.6.1 ISA
Bastian Koppelmann
2
-0
/
+44
2015-05-22
target-tricore: add CMPSWP instructions of the v1.6.1 ISA
Bastian Koppelmann
2
-0
/
+40
2015-05-22
target-tricore: Add SRC_MOV_E instruction of the v1.6 ISA
Bastian Koppelmann
1
-2
/
+9
2015-05-22
target-tricore: introduce ISA v1.6.1 feature
Bastian Koppelmann
2
-3
/
+8
2015-05-22
target-tricore: Add ISA v1.3.1 cpu and fix tc1796 to using v1.3
Bastian Koppelmann
1
-0
/
+8
2015-05-11
target-tricore: fix rfe not restoring the PC
Bastian Koppelmann
1
-0
/
+1
2015-05-11
target-tricore: fix rslcx restoring the upper context instead of the lower
Bastian Koppelmann
1
-1
/
+1
2015-05-11
target-tricore: fix BO_OFF10_SEXT calculating the wrong offset
Bastian Koppelmann
1
-1
/
+1
2015-05-11
target-tricore: fix SLR_LD_W and SLR_LD_W_POSTINC insn being a 2 byte memory ...
Bastian Koppelmann
1
-2
/
+2
2015-05-11
target-tricore: Fix LOOP using wrong register for compare
Bastian Koppelmann
1
-1
/
+1
2015-04-30
tcg: Delete unused cpu_pc_from_tb()
Peter Crosthwaite
1
-5
/
+0
2015-04-04
target-tricore: Fix check which was always false
Stefan Weil
1
-1
/
+1
2015-03-30
target-tricore: fix CACHEA/I_POSTINC/PREINC using data register..
Bastian Koppelmann
1
-4
/
+4
2015-03-24
target-tricore: properly fix dvinit_b/h_13
Bastian Koppelmann
1
-30
/
+10
2015-03-24
target-tricore: fix RRPW_DEXTR using wrong reg
Bastian Koppelmann
1
-2
/
+2
2015-03-24
target-tricore: fix DVINIT_HU/BU calculating overflow before result
Bastian Koppelmann
1
-12
/
+18
2015-03-24
target-tricore: Fix two helper functions (clang warnings)
Stefan Weil
1
-6
/
+6
2015-03-19
Fix typos in comments
Viswesh
1
-11
/
+11
2015-03-16
target-tricore: Add instructions of SYS opcode format
Bastian Koppelmann
4
-0
/
+175
2015-03-16
target-tricore: Add instructions of RRRW opcode format
Bastian Koppelmann
1
-0
/
+63
2015-03-16
target-tricore: Add instructions of RRRR opcode format
Bastian Koppelmann
1
-0
/
+56
2015-03-16
target-tricore: Add instructions of RRR1 opcode format, which have 0xe3 as fi...
Bastian Koppelmann
4
-2
/
+415
2015-03-16
target-tricore: Add instructions of RRR1 opcode format, which have 0x63 as fi...
Bastian Koppelmann
4
-2
/
+600
2015-03-16
target-tricore: Add instructions of RRR1 opcode format, which have 0xa3 as fi...
Bastian Koppelmann
4
-24
/
+493
2015-03-13
tcg: Change translator-side labels to a pointer
Richard Henderson
1
-4
/
+2
2015-03-10
cpu: Make cpu_init() return QOM CPUState object
Eduardo Habkost
1
-9
/
+1
2015-03-03
target-tricore: Add instructions of RRR1 opcode format, which have 0xc3 as fi...
Bastian Koppelmann
3
-0
/
+418
2015-03-03
target-tricore: Add instructions of RRR1 opcode format, which have 0x43 as fi...
Bastian Koppelmann
4
-4
/
+588
2015-03-03
target-tricore: Add instructions of RRR1 opcode format, which have 0x83 as fi...
Bastian Koppelmann
3
-0
/
+534
2015-03-03
target-tricore: Add instructions of RRR2 opcode format
Bastian Koppelmann
2
-15
/
+136
2015-03-03
target-tricore: fix msub32_suov return wrong results
Bastian Koppelmann
1
-6
/
+21
2015-03-03
target-tricore: Fix RLC_ADDI, RLC_ADDIH using wrong microcode helper
Bastian Koppelmann
1
-2
/
+2
2015-02-12
tcg: Introduce tcg_op_buf_count and tcg_op_buf_full
Richard Henderson
1
-3
/
+1
[next]