aboutsummaryrefslogtreecommitdiff
path: root/ui/spice-input.c
diff options
context:
space:
mode:
authorPeter Maydell <peter.maydell@linaro.org>2018-08-14 17:17:22 +0100
committerPeter Maydell <peter.maydell@linaro.org>2018-08-14 17:17:22 +0100
commit5f62d3b9e67bfc3deb970e3c7fb7df7e57d46fc3 (patch)
tree0b92bc5925b9833ad361351f98173cce2a260ef4 /ui/spice-input.c
parent89b1fec193b81b6ad0bd2975f2fa179980cc722e (diff)
downloadqemu-5f62d3b9e67bfc3deb970e3c7fb7df7e57d46fc3.zip
qemu-5f62d3b9e67bfc3deb970e3c7fb7df7e57d46fc3.tar.gz
qemu-5f62d3b9e67bfc3deb970e3c7fb7df7e57d46fc3.tar.bz2
target/arm: Implement tailchaining for M profile cores
Tailchaining is an optimization in handling of exception return for M-profile cores: if we are about to pop the exception stack for an exception return, but there is a pending exception which is higher priority than the priority we are returning to, then instead of unstacking and then immediately taking the exception and stacking registers again, we can chain to the pending exception without unstacking and stacking. For v6M and v7M it is IMPDEF whether tailchaining happens for pending exceptions; for v8M this is architecturally required. Implement it in QEMU for all M-profile cores, since in practice v6M and v7M hardware implementations generally do have it. (We were already doing tailchaining for derived exceptions which happened during exception return, like the validity checks and stack access failures; these have always been required to be tailchained for all versions of the architecture.) Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-id: 20180720145647.8810-5-peter.maydell@linaro.org
Diffstat (limited to 'ui/spice-input.c')
0 files changed, 0 insertions, 0 deletions