diff options
author | Michael Tokarev <mjt@tls.msk.ru> | 2023-11-14 19:11:33 +0300 |
---|---|---|
committer | Michael Tokarev <mjt@tls.msk.ru> | 2023-11-15 12:06:05 +0300 |
commit | 3a4e56015b897a5502ab6a691cd4e20700e779c1 (patch) | |
tree | 92657ea61d7ff7c06eb8132b7dd2eb71618ed6c6 /target | |
parent | 801faee4dd15ee395fe1c2fb35241c3c7a0b9af5 (diff) | |
download | qemu-3a4e56015b897a5502ab6a691cd4e20700e779c1.zip qemu-3a4e56015b897a5502ab6a691cd4e20700e779c1.tar.gz qemu-3a4e56015b897a5502ab6a691cd4e20700e779c1.tar.bz2 |
target/riscv/cpu.h: spelling fix: separatly
Fixes: 40336d5b1d4c "target/riscv: Add HS-mode virtual interrupt and IRQ filtering support."
Reviewed-by: Thomas Huth <thuth@redhat.com>
Signed-off-by: Michael Tokarev <mjt@tls.msk.ru>
Diffstat (limited to 'target')
-rw-r--r-- | target/riscv/cpu.h | 4 |
1 files changed, 2 insertions, 2 deletions
diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h index bf58b0f..d74b361 100644 --- a/target/riscv/cpu.h +++ b/target/riscv/cpu.h @@ -214,13 +214,13 @@ struct CPUArchState { /* * When mideleg[i]=0 and mvien[i]=1, sie[i] is no more - * alias of mie[i] and needs to be maintained separatly. + * alias of mie[i] and needs to be maintained separately. */ uint64_t sie; /* * When hideleg[i]=0 and hvien[i]=1, vsie[i] is no more - * alias of sie[i] (mie[i]) and needs to be maintained separatly. + * alias of sie[i] (mie[i]) and needs to be maintained separately. */ uint64_t vsie; |