diff options
author | Jamin Lin <jamin_lin@aspeedtech.com> | 2025-09-19 17:30:06 +0800 |
---|---|---|
committer | Cédric Le Goater <clg@redhat.com> | 2025-09-29 18:00:20 +0200 |
commit | 575846c056a320b3008436fc8c11d10616677722 (patch) | |
tree | 657e8362f140c381f430397126c5d6919e630e9d /scripts/qapi/parser.py | |
parent | 89f949e515f1bcc4858993f9a47ac7d2656e361a (diff) | |
download | qemu-575846c056a320b3008436fc8c11d10616677722.zip qemu-575846c056a320b3008436fc8c11d10616677722.tar.gz qemu-575846c056a320b3008436fc8c11d10616677722.tar.bz2 |
hw/arm/aspeed: Wire up PCIe devices in SoC model
Add PCIe controller and PHY instances to the Aspeed SoC state and device
enum. This prepares the SoC model to host PCIe Root Complexes and their
associated PHYs.
Although the AST2600 supports only a single Root Complex, the AST2700
provides three Root Complexes. For this reason, the model defines arrays
of three PCIe config/PHY objects and enumerates three PCIe device IDs so
that both SoCs can be represented consistently.
Signed-off-by: Jamin Lin <jamin_lin@aspeedtech.com>
Reviewed-by: Cédric Le Goater <clg@redhat.com>
Link: https://lore.kernel.org/qemu-devel/20250919093017.338309-8-jamin_lin@aspeedtech.com
Signed-off-by: Cédric Le Goater <clg@redhat.com>
Diffstat (limited to 'scripts/qapi/parser.py')
0 files changed, 0 insertions, 0 deletions