aboutsummaryrefslogtreecommitdiff
path: root/rust/qemu-api
diff options
context:
space:
mode:
authorPhilippe Mathieu-Daudé <philmd@linaro.org>2025-02-12 16:43:28 +0100
committerPeter Maydell <peter.maydell@linaro.org>2025-02-20 14:20:29 +0000
commit6621cf52509b796f3c32a18b74248cf404dbe56f (patch)
tree2d266f7f684fd0ec95ad7350f96e7ccbba19bfdd /rust/qemu-api
parent284e354566c31687cce260401549a616cf513c60 (diff)
downloadqemu-6621cf52509b796f3c32a18b74248cf404dbe56f.zip
qemu-6621cf52509b796f3c32a18b74248cf404dbe56f.tar.gz
qemu-6621cf52509b796f3c32a18b74248cf404dbe56f.tar.bz2
hw/arm/realview: Specify explicitly the GIC has 64 external IRQs
When not specified, Cortex-A9MP configures its GIC with 64 external IRQs (see commit a32134aad89 "arm:make the number of GIC interrupts configurable"). Add the GIC_EXT_IRQS definition (with a comment) to make that explicit. Except explicitly setting a property value to its same implicit value, there is no logical change intended. Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-id: 20250212154333.28644-4-philmd@linaro.org Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Diffstat (limited to 'rust/qemu-api')
0 files changed, 0 insertions, 0 deletions