aboutsummaryrefslogtreecommitdiff
path: root/include/qemu/module.h
diff options
context:
space:
mode:
authorPeter Maydell <peter.maydell@linaro.org>2020-09-03 14:32:07 +0100
committerPeter Maydell <peter.maydell@linaro.org>2020-09-14 14:23:19 +0100
commit6cf0f240e0b980a877abed12d2995f740eae6515 (patch)
tree19f1e9b9c36b9ab5a4bcfc6e96c073d4e376a2ea /include/qemu/module.h
parentacfdd2398dc929d4e87507b8acbdc19c88379e0e (diff)
downloadqemu-6cf0f240e0b980a877abed12d2995f740eae6515.zip
qemu-6cf0f240e0b980a877abed12d2995f740eae6515.tar.gz
qemu-6cf0f240e0b980a877abed12d2995f740eae6515.tar.bz2
target/arm: Convert Neon 3-same-fp size field to MO_* in decode
In the Neon instructions, some instruction formats have a 2-bit size field which corresponds exactly to QEMU's MO_8/16/32/64. However the floating-point insns in the 3-same group have a 1-bit size field which is "0 for 32-bit float and 1 for 16-bit float". Currently we pass these values directly through to trans_ functions, which means that when reading a particular trans_ function you need to know if that insn uses a 2-bit size or a 1-bit size. Move the handling of the 1-bit size to the decodetree file, so that all these insns consistently pass a size to the trans_ function which is an MO_8/16/32/64 value. In this commit we switch over the insns using the 3same_fp and 3same_fp_q0 formats. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-id: 20200903133209.5141-2-peter.maydell@linaro.org
Diffstat (limited to 'include/qemu/module.h')
0 files changed, 0 insertions, 0 deletions