diff options
author | Cédric Le Goater <clg@kaod.org> | 2017-02-07 18:29:59 +0000 |
---|---|---|
committer | Peter Maydell <peter.maydell@linaro.org> | 2017-02-07 18:29:59 +0000 |
commit | 854123bf8d4b8f4dcedcb03d0201e4305da45fe8 (patch) | |
tree | ab8fbc1c16838c6950ed827757126fc2a9765b12 /docs/specs | |
parent | 26d320220778973310de0afa96974a2e9e987caf (diff) | |
download | qemu-854123bf8d4b8f4dcedcb03d0201e4305da45fe8.zip qemu-854123bf8d4b8f4dcedcb03d0201e4305da45fe8.tar.gz qemu-854123bf8d4b8f4dcedcb03d0201e4305da45fe8.tar.bz2 |
wdt: Add Aspeed watchdog device model
The Aspeed SoC includes a set of watchdog timers using 32-bit
decrement counters, which can be based either on the APB clock or
a 1 MHz clock.
The watchdog timer is designed to prevent system deadlock and, in
general, it should be restarted before timeout. When a timeout occurs,
different types of signals can be generated, ARM reset, SOC reset,
System reset, CPU Interrupt, external signal or boot from alternate
block. The current model only performs the system reset function as
this is used by U-Boot and Linux.
Signed-off-by: Joel Stanley <joel@jms.id.au>
Message-id: 1485452251-1593-2-git-send-email-clg@kaod.org
[clg: - fixed compile breakage
- fixed io region size
- added watchdog_perform_action() on timer expiry
- wrote a commit log
- merged fixes from Andrew Jeffery to scale the reload value ]
Signed-off-by: Cédric Le Goater <clg@kaod.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Diffstat (limited to 'docs/specs')
0 files changed, 0 insertions, 0 deletions