1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
|
/*
* Copyright (C) 2017-2018 MIPS Tech, LLC
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
* 3. Neither the name of the copyright holder nor the names of its
* contributors may be used to endorse or promote products derived from this
* software without specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*/
#include <mips/hal.h>
#include "cache.h"
/* Writeback and invalidate address range in all caches */
void __attribute__ ((use_hazard_barrier_return)) _MIPS_HAL_NOMIPS16
mips_clean_cache (vaddr_t kva, size_t n)
{
/* Calculate cache sizes */
mips_size_cache ();
/* If D-cache is present */
if (mips_dcache_linesize > 0)
mips_cache_op (kva, n, mips_dcache_linesize, Hit_Writeback_Inv_D);
/* If I-cache is present */
if (mips_icache_linesize > 0)
mips_cache_op (kva, n, mips_icache_linesize, Hit_Invalidate_I);
/* If L2-cache is present */
if (mips_scache_linesize > 0)
mips_cache_op (kva, n, mips_scache_linesize, Hit_Writeback_Inv_S);
mips_sync ();
return;
}
/* Writeback and invalidate address range in I-cache */
void __attribute__ ((use_hazard_barrier_return)) _MIPS_HAL_NOMIPS16
mips_clean_icache (vaddr_t kva, size_t n)
{
/* Calculate cache sizes */
mips_size_cache ();
/* If I-cache is present */
if (mips_icache_linesize > 0)
mips_cache_op (kva, n, mips_icache_linesize, Hit_Invalidate_I);
/* If L2-cache is present */
if (mips_scache_linesize > 0)
mips_cache_op (kva, n, mips_scache_linesize, Hit_Writeback_Inv_S);
mips_sync ();
return;
}
/* Writeback and invalidate address range in D-cache */
void __attribute__ ((use_hazard_barrier_return)) _MIPS_HAL_NOMIPS16
mips_clean_dcache (vaddr_t kva, size_t n)
{
/* Calculate cache sizes */
mips_size_cache ();
/* If D-cache is present */
if (mips_dcache_linesize > 0)
mips_cache_op (kva, n, mips_dcache_linesize, Hit_Writeback_Inv_D);
/* If L2-cache is present */
if (mips_scache_linesize > 0)
mips_cache_op (kva, n, mips_scache_linesize, Hit_Writeback_Inv_S);
mips_sync ();
return;
}
/*
* Invalidate but don't writeback address range in data caches
* Only safe if region is totally cache-line aligned.
*/
void __attribute__ ((use_hazard_barrier_return)) _MIPS_HAL_NOMIPS16
mips_clean_dcache_nowrite (vaddr_t kva, size_t n)
{
/* Calculate cache sizes */
mips_size_cache ();
/* If D-cache is present */
if (mips_dcache_linesize > 0)
mips_cache_op (kva, n, mips_dcache_linesize, Hit_Invalidate_D);
/* If L2-cache is present */
if (mips_scache_linesize > 0)
mips_cache_op (kva, n, mips_scache_linesize, Hit_Invalidate_S);
mips_sync ();
return;
}
|