aboutsummaryrefslogtreecommitdiff
path: root/libgloss/mips/hal/mips_sync_cache.c
diff options
context:
space:
mode:
Diffstat (limited to 'libgloss/mips/hal/mips_sync_cache.c')
-rw-r--r--libgloss/mips/hal/mips_sync_cache.c62
1 files changed, 62 insertions, 0 deletions
diff --git a/libgloss/mips/hal/mips_sync_cache.c b/libgloss/mips/hal/mips_sync_cache.c
new file mode 100644
index 0000000..98fd2a0
--- /dev/null
+++ b/libgloss/mips/hal/mips_sync_cache.c
@@ -0,0 +1,62 @@
+/*
+ * Copyright (C) 2017-2018 MIPS Tech, LLC
+ *
+ * Redistribution and use in source and binary forms, with or without
+ * modification, are permitted provided that the following conditions are met:
+ *
+ * 1. Redistributions of source code must retain the above copyright notice,
+ * this list of conditions and the following disclaimer.
+ * 2. Redistributions in binary form must reproduce the above copyright notice,
+ * this list of conditions and the following disclaimer in the documentation
+ * and/or other materials provided with the distribution.
+ * 3. Neither the name of the copyright holder nor the names of its
+ * contributors may be used to endorse or promote products derived from this
+ * software without specific prior written permission.
+ *
+ * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
+ * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
+ * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
+ * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
+ * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
+ * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
+ * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
+ * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
+ * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
+ * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
+ * POSSIBILITY OF SUCH DAMAGE.
+*/
+
+#include "cache.h"
+
+/* Synchronise I-cache for virtual address range */
+void __attribute__ ((use_hazard_barrier_return)) _MIPS_HAL_NOMIPS16
+mips_sync_icache (vaddr_t kva, size_t n)
+{
+ int step;
+ vaddr_t addr, maxaddr, mask;
+
+ /* Check for bad size */
+ if (n <= 0)
+ return;
+
+ /* Get synci step and skip if not required */
+ step = mips_synci_step ();
+ if (step == 0)
+ return;
+
+ mips_sync ();
+
+ mask = ~ (step - 1);
+ addr = (kva & mask) - step;
+ maxaddr = ((kva + n) - 1) & mask;
+
+ do
+ {
+ addr = addr + step;
+ mips_synci (addr);
+ }
+ while (addr != maxaddr);
+
+ mips_sync ();
+ return;
+}