1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
|
//===-- RISCVMCTargetDesc.cpp - RISC-V Target Descriptions ----------------===//
//
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
// See https://llvm.org/LICENSE.txt for license information.
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
//
//===----------------------------------------------------------------------===//
///
/// This file provides RISC-V specific target descriptions.
///
//===----------------------------------------------------------------------===//
#include "RISCVMCTargetDesc.h"
#include "RISCVELFStreamer.h"
#include "RISCVInstPrinter.h"
#include "RISCVMCAsmInfo.h"
#include "RISCVMCObjectFileInfo.h"
#include "RISCVTargetStreamer.h"
#include "TargetInfo/RISCVTargetInfo.h"
#include "llvm/MC/MCAsmBackend.h"
#include "llvm/MC/MCAsmInfo.h"
#include "llvm/MC/MCCodeEmitter.h"
#include "llvm/MC/MCInstrAnalysis.h"
#include "llvm/MC/MCInstrInfo.h"
#include "llvm/MC/MCObjectFileInfo.h"
#include "llvm/MC/MCObjectWriter.h"
#include "llvm/MC/MCRegisterInfo.h"
#include "llvm/MC/MCStreamer.h"
#include "llvm/MC/MCSubtargetInfo.h"
#include "llvm/MC/TargetRegistry.h"
#include "llvm/Support/Compiler.h"
#include "llvm/Support/ErrorHandling.h"
#include "llvm/Support/MathExtras.h"
#include <bitset>
#define GET_INSTRINFO_MC_DESC
#define ENABLE_INSTR_PREDICATE_VERIFIER
#include "RISCVGenInstrInfo.inc"
#define GET_REGINFO_MC_DESC
#include "RISCVGenRegisterInfo.inc"
#define GET_SUBTARGETINFO_MC_DESC
#include "RISCVGenSubtargetInfo.inc"
using namespace llvm;
static MCInstrInfo *createRISCVMCInstrInfo() {
MCInstrInfo *X = new MCInstrInfo();
InitRISCVMCInstrInfo(X);
return X;
}
static MCRegisterInfo *createRISCVMCRegisterInfo(const Triple &TT) {
MCRegisterInfo *X = new MCRegisterInfo();
InitRISCVMCRegisterInfo(X, RISCV::X1);
return X;
}
static MCAsmInfo *createRISCVMCAsmInfo(const MCRegisterInfo &MRI,
const Triple &TT,
const MCTargetOptions &Options) {
MCAsmInfo *MAI = new RISCVMCAsmInfo(TT);
unsigned SP = MRI.getDwarfRegNum(RISCV::X2, true);
MCCFIInstruction Inst = MCCFIInstruction::cfiDefCfa(nullptr, SP, 0);
MAI->addInitialFrameState(Inst);
return MAI;
}
static MCObjectFileInfo *
createRISCVMCObjectFileInfo(MCContext &Ctx, bool PIC,
bool LargeCodeModel = false) {
MCObjectFileInfo *MOFI = new RISCVMCObjectFileInfo();
MOFI->initMCObjectFileInfo(Ctx, PIC, LargeCodeModel);
return MOFI;
}
static MCSubtargetInfo *createRISCVMCSubtargetInfo(const Triple &TT,
StringRef CPU, StringRef FS) {
if (CPU.empty() || CPU == "generic")
CPU = TT.isArch64Bit() ? "generic-rv64" : "generic-rv32";
MCSubtargetInfo *X =
createRISCVMCSubtargetInfoImpl(TT, CPU, /*TuneCPU*/ CPU, FS);
// If the CPU is "help" fill in 64 or 32 bit feature so we can pass
// RISCVFeatures::validate.
// FIXME: Why does llvm-mc still expect a source file with -mcpu=help?
if (CPU == "help") {
llvm::FeatureBitset Features = X->getFeatureBits();
if (TT.isArch64Bit())
Features.set(RISCV::Feature64Bit);
else
Features.set(RISCV::Feature32Bit);
X->setFeatureBits(Features);
}
return X;
}
static MCInstPrinter *createRISCVMCInstPrinter(const Triple &T,
unsigned SyntaxVariant,
const MCAsmInfo &MAI,
const MCInstrInfo &MII,
const MCRegisterInfo &MRI) {
return new RISCVInstPrinter(MAI, MII, MRI);
}
static MCTargetStreamer *
createRISCVObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) {
const Triple &TT = STI.getTargetTriple();
if (TT.isOSBinFormatELF())
return new RISCVTargetELFStreamer(S, STI);
return nullptr;
}
static MCTargetStreamer *
createRISCVAsmTargetStreamer(MCStreamer &S, formatted_raw_ostream &OS,
MCInstPrinter *InstPrint) {
return new RISCVTargetAsmStreamer(S, OS);
}
static MCTargetStreamer *createRISCVNullTargetStreamer(MCStreamer &S) {
return new RISCVTargetStreamer(S);
}
namespace {
class RISCVMCInstrAnalysis : public MCInstrAnalysis {
int64_t GPRState[31] = {};
std::bitset<31> GPRValidMask;
static bool isGPR(MCRegister Reg) {
return Reg >= RISCV::X0 && Reg <= RISCV::X31;
}
static unsigned getRegIndex(MCRegister Reg) {
assert(isGPR(Reg) && Reg != RISCV::X0 && "Invalid GPR reg");
return Reg - RISCV::X1;
}
void setGPRState(MCRegister Reg, std::optional<int64_t> Value) {
if (Reg == RISCV::X0)
return;
auto Index = getRegIndex(Reg);
if (Value) {
GPRState[Index] = *Value;
GPRValidMask.set(Index);
} else {
GPRValidMask.reset(Index);
}
}
std::optional<int64_t> getGPRState(MCRegister Reg) const {
if (Reg == RISCV::X0)
return 0;
auto Index = getRegIndex(Reg);
if (GPRValidMask.test(Index))
return GPRState[Index];
return std::nullopt;
}
public:
explicit RISCVMCInstrAnalysis(const MCInstrInfo *Info)
: MCInstrAnalysis(Info) {}
void resetState() override { GPRValidMask.reset(); }
void updateState(const MCInst &Inst, uint64_t Addr) override {
// Terminators mark the end of a basic block which means the sequentially
// next instruction will be the first of another basic block and the current
// state will typically not be valid anymore. For calls, we assume all
// registers may be clobbered by the callee (TODO: should we take the
// calling convention into account?).
if (isTerminator(Inst) || isCall(Inst)) {
resetState();
return;
}
switch (Inst.getOpcode()) {
default: {
// Clear the state of all defined registers for instructions that we don't
// explicitly support.
auto NumDefs = Info->get(Inst.getOpcode()).getNumDefs();
for (unsigned I = 0; I < NumDefs; ++I) {
auto DefReg = Inst.getOperand(I).getReg();
if (isGPR(DefReg))
setGPRState(DefReg, std::nullopt);
}
break;
}
case RISCV::AUIPC:
setGPRState(Inst.getOperand(0).getReg(),
Addr + SignExtend64<32>(Inst.getOperand(1).getImm() << 12));
break;
}
}
bool evaluateBranch(const MCInst &Inst, uint64_t Addr, uint64_t Size,
uint64_t &Target) const override {
if (isConditionalBranch(Inst)) {
int64_t Imm;
if (Size == 2)
Imm = Inst.getOperand(1).getImm();
else
Imm = Inst.getOperand(2).getImm();
Target = Addr + Imm;
return true;
}
switch (Inst.getOpcode()) {
case RISCV::C_J:
case RISCV::C_JAL:
case RISCV::QC_E_J:
case RISCV::QC_E_JAL:
Target = Addr + Inst.getOperand(0).getImm();
return true;
case RISCV::JAL:
Target = Addr + Inst.getOperand(1).getImm();
return true;
case RISCV::JALR: {
if (auto TargetRegState = getGPRState(Inst.getOperand(1).getReg())) {
Target = *TargetRegState + Inst.getOperand(2).getImm();
return true;
}
return false;
}
}
return false;
}
bool isTerminator(const MCInst &Inst) const override {
if (MCInstrAnalysis::isTerminator(Inst))
return true;
switch (Inst.getOpcode()) {
default:
return false;
case RISCV::JAL:
case RISCV::JALR:
return Inst.getOperand(0).getReg() == RISCV::X0;
}
}
bool isCall(const MCInst &Inst) const override {
if (MCInstrAnalysis::isCall(Inst))
return true;
switch (Inst.getOpcode()) {
default:
return false;
case RISCV::JAL:
case RISCV::JALR:
return Inst.getOperand(0).getReg() != RISCV::X0;
}
}
bool isReturn(const MCInst &Inst) const override {
if (MCInstrAnalysis::isReturn(Inst))
return true;
switch (Inst.getOpcode()) {
default:
return false;
case RISCV::JALR:
return Inst.getOperand(0).getReg() == RISCV::X0 &&
maybeReturnAddress(Inst.getOperand(1).getReg());
case RISCV::C_JR:
return maybeReturnAddress(Inst.getOperand(0).getReg());
}
}
bool isBranch(const MCInst &Inst) const override {
if (MCInstrAnalysis::isBranch(Inst))
return true;
return isBranchImpl(Inst);
}
bool isUnconditionalBranch(const MCInst &Inst) const override {
if (MCInstrAnalysis::isUnconditionalBranch(Inst))
return true;
return isBranchImpl(Inst);
}
bool isIndirectBranch(const MCInst &Inst) const override {
if (MCInstrAnalysis::isIndirectBranch(Inst))
return true;
switch (Inst.getOpcode()) {
default:
return false;
case RISCV::JALR:
return Inst.getOperand(0).getReg() == RISCV::X0 &&
!maybeReturnAddress(Inst.getOperand(1).getReg());
case RISCV::C_JR:
return !maybeReturnAddress(Inst.getOperand(0).getReg());
}
}
/// Returns (PLT virtual address, GOT virtual address) pairs for PLT entries.
std::vector<std::pair<uint64_t, uint64_t>>
findPltEntries(uint64_t PltSectionVA, ArrayRef<uint8_t> PltContents,
const MCSubtargetInfo &STI) const override {
uint32_t LoadInsnOpCode;
if (const Triple &T = STI.getTargetTriple(); T.isRISCV64())
LoadInsnOpCode = 0x3003; // ld
else if (T.isRISCV32())
LoadInsnOpCode = 0x2003; // lw
else
return {};
constexpr uint64_t FirstEntryAt = 32, EntrySize = 16;
if (PltContents.size() < FirstEntryAt + EntrySize)
return {};
std::vector<std::pair<uint64_t, uint64_t>> Results;
for (uint64_t EntryStart = FirstEntryAt,
EntryStartEnd = PltContents.size() - EntrySize;
EntryStart <= EntryStartEnd; EntryStart += EntrySize) {
const uint32_t AuipcInsn =
support::endian::read32le(PltContents.data() + EntryStart);
const bool IsAuipc = (AuipcInsn & 0x7F) == 0x17;
if (!IsAuipc)
continue;
const uint32_t LoadInsn =
support::endian::read32le(PltContents.data() + EntryStart + 4);
const bool IsLoad = (LoadInsn & 0x707F) == LoadInsnOpCode;
if (!IsLoad)
continue;
const uint64_t GotPltSlotVA = PltSectionVA + EntryStart +
(AuipcInsn & 0xFFFFF000) +
SignExtend64<12>(LoadInsn >> 20);
Results.emplace_back(PltSectionVA + EntryStart, GotPltSlotVA);
}
return Results;
}
private:
static bool maybeReturnAddress(MCRegister Reg) {
// X1 is used for normal returns, X5 for returns from outlined functions.
return Reg == RISCV::X1 || Reg == RISCV::X5;
}
static bool isBranchImpl(const MCInst &Inst) {
switch (Inst.getOpcode()) {
default:
return false;
case RISCV::JAL:
return Inst.getOperand(0).getReg() == RISCV::X0;
case RISCV::JALR:
return Inst.getOperand(0).getReg() == RISCV::X0 &&
!maybeReturnAddress(Inst.getOperand(1).getReg());
case RISCV::C_JR:
return !maybeReturnAddress(Inst.getOperand(0).getReg());
}
}
};
} // end anonymous namespace
static MCInstrAnalysis *createRISCVInstrAnalysis(const MCInstrInfo *Info) {
return new RISCVMCInstrAnalysis(Info);
}
extern "C" LLVM_ABI LLVM_EXTERNAL_VISIBILITY void
LLVMInitializeRISCVTargetMC() {
for (Target *T : {&getTheRISCV32Target(), &getTheRISCV64Target(),
&getTheRISCV32beTarget(), &getTheRISCV64beTarget()}) {
TargetRegistry::RegisterMCAsmInfo(*T, createRISCVMCAsmInfo);
TargetRegistry::RegisterMCObjectFileInfo(*T, createRISCVMCObjectFileInfo);
TargetRegistry::RegisterMCInstrInfo(*T, createRISCVMCInstrInfo);
TargetRegistry::RegisterMCRegInfo(*T, createRISCVMCRegisterInfo);
TargetRegistry::RegisterMCAsmBackend(*T, createRISCVAsmBackend);
TargetRegistry::RegisterMCCodeEmitter(*T, createRISCVMCCodeEmitter);
TargetRegistry::RegisterMCInstPrinter(*T, createRISCVMCInstPrinter);
TargetRegistry::RegisterMCSubtargetInfo(*T, createRISCVMCSubtargetInfo);
TargetRegistry::RegisterELFStreamer(*T, createRISCVELFStreamer);
TargetRegistry::RegisterObjectTargetStreamer(
*T, createRISCVObjectTargetStreamer);
TargetRegistry::RegisterMCInstrAnalysis(*T, createRISCVInstrAnalysis);
// Register the asm target streamer.
TargetRegistry::RegisterAsmTargetStreamer(*T, createRISCVAsmTargetStreamer);
// Register the null target streamer.
TargetRegistry::RegisterNullTargetStreamer(*T,
createRISCVNullTargetStreamer);
}
}
|