diff options
author | Rafael Espindola <rafael.espindola@gmail.com> | 2016-06-21 21:51:41 +0000 |
---|---|---|
committer | Rafael Espindola <rafael.espindola@gmail.com> | 2016-06-21 21:51:41 +0000 |
commit | 7b4ef068c6f5e1199f37b6f8a2881491b0cc09db (patch) | |
tree | 53c218243a765627310a6acb4a07e5f26c7a8fbc /llvm/lib/Target/AMDGPU/AsmParser/AMDGPUAsmParser.cpp | |
parent | a7484c91802796cf80d5286e8dd41c76674b3ca3 (diff) | |
download | llvm-7b4ef068c6f5e1199f37b6f8a2881491b0cc09db.zip llvm-7b4ef068c6f5e1199f37b6f8a2881491b0cc09db.tar.gz llvm-7b4ef068c6f5e1199f37b6f8a2881491b0cc09db.tar.bz2 |
Delete more dead code.
Found by gcc 6.
llvm-svn: 273322
Diffstat (limited to 'llvm/lib/Target/AMDGPU/AsmParser/AMDGPUAsmParser.cpp')
-rw-r--r-- | llvm/lib/Target/AMDGPU/AsmParser/AMDGPUAsmParser.cpp | 46 |
1 files changed, 0 insertions, 46 deletions
diff --git a/llvm/lib/Target/AMDGPU/AsmParser/AMDGPUAsmParser.cpp b/llvm/lib/Target/AMDGPU/AsmParser/AMDGPUAsmParser.cpp index 8541e6d..df225f6 100644 --- a/llvm/lib/Target/AMDGPU/AsmParser/AMDGPUAsmParser.cpp +++ b/llvm/lib/Target/AMDGPU/AsmParser/AMDGPUAsmParser.cpp @@ -301,7 +301,6 @@ public: bool isSWaitCnt() const; bool isHwreg() const; bool isSendMsg() const; - bool isMubufOffset() const; bool isSMRDOffset() const; bool isSMRDLiteralOffset() const; bool isDPPCtrl() const; @@ -689,7 +688,6 @@ public: OperandMatchResultTy parseSendMsgOp(OperandVector &Operands); OperandMatchResultTy parseSOppBrTarget(OperandVector &Operands); - AMDGPUOperand::Ptr defaultHwreg() const; void cvtMubuf(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, false, false); } void cvtMubufAtomic(MCInst &Inst, const OperandVector &Operands) { cvtMubufImpl(Inst, Operands, true, false); } @@ -706,9 +704,6 @@ public: AMDGPUOperand::Ptr defaultSMRDOffset() const; AMDGPUOperand::Ptr defaultSMRDLiteralOffset() const; - AMDGPUOperand::Ptr defaultClampSI() const; - AMDGPUOperand::Ptr defaultOModSI() const; - OperandMatchResultTy parseOModOperand(OperandVector &Operands); void cvtId(MCInst &Inst, const OperandVector &Operands); @@ -727,11 +722,6 @@ public: OperandMatchResultTy parseSDWASel(OperandVector &Operands, StringRef Prefix, AMDGPUOperand::ImmTy Type); OperandMatchResultTy parseSDWADstUnused(OperandVector &Operands); - AMDGPUOperand::Ptr defaultSDWASel(AMDGPUOperand::ImmTy Type) const; - AMDGPUOperand::Ptr defaultSDWADstSel() const; - AMDGPUOperand::Ptr defaultSDWASrc0Sel() const; - AMDGPUOperand::Ptr defaultSDWASrc1Sel() const; - AMDGPUOperand::Ptr defaultSDWADstUnused() const; void cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands); void cvtSdwaVOP2(MCInst &Inst, const OperandVector &Operands); void cvtSDWA(MCInst &Inst, const OperandVector &Operands, bool IsVOP1); @@ -1917,10 +1907,6 @@ bool AMDGPUOperand::isHwreg() const { return isImmTy(ImmTyHwreg); } -AMDGPUOperand::Ptr AMDGPUAsmParser::defaultHwreg() const { - return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyHwreg); -} - bool AMDGPUAsmParser::parseSendMsgConstruct(OperandInfoTy &Msg, OperandInfoTy &Operation, int64_t &StreamId) { using namespace llvm::AMDGPU::SendMsg; @@ -2131,10 +2117,6 @@ AMDGPUAsmParser::parseSOppBrTarget(OperandVector &Operands) { // mubuf //===----------------------------------------------------------------------===// -bool AMDGPUOperand::isMubufOffset() const { - return isImmTy(ImmTyOffset) && isUInt<12>(getImm()); -} - AMDGPUOperand::Ptr AMDGPUAsmParser::defaultGLC() const { return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyGLC); } @@ -2412,14 +2394,6 @@ AMDGPUAsmParser::OperandMatchResultTy AMDGPUAsmParser::parseOModOperand(OperandV } } -AMDGPUOperand::Ptr AMDGPUAsmParser::defaultClampSI() const { - return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTyClampSI); -} - -AMDGPUOperand::Ptr AMDGPUAsmParser::defaultOModSI() const { - return AMDGPUOperand::CreateImm(1, SMLoc(), AMDGPUOperand::ImmTyOModSI); -} - void AMDGPUAsmParser::cvtId(MCInst &Inst, const OperandVector &Operands) { unsigned I = 1; const MCInstrDesc &Desc = MII.get(Inst.getOpcode()); @@ -2705,26 +2679,6 @@ AMDGPUAsmParser::parseSDWADstUnused(OperandVector &Operands) { return MatchOperand_Success; } -AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSDWASel(AMDGPUOperand::ImmTy Type) const { - return AMDGPUOperand::CreateImm(6, SMLoc(), Type); -} - -AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSDWADstSel() const { - return defaultSDWASel(AMDGPUOperand::ImmTySdwaDstSel); -} - -AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSDWASrc0Sel() const { - return defaultSDWASel(AMDGPUOperand::ImmTySdwaSrc0Sel); -} - -AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSDWASrc1Sel() const { - return defaultSDWASel(AMDGPUOperand::ImmTySdwaSrc1Sel); -} - -AMDGPUOperand::Ptr AMDGPUAsmParser::defaultSDWADstUnused() const { - return AMDGPUOperand::CreateImm(0, SMLoc(), AMDGPUOperand::ImmTySdwaDstUnused); -} - void AMDGPUAsmParser::cvtSdwaVOP1(MCInst &Inst, const OperandVector &Operands) { cvtSDWA(Inst, Operands, true); } |