aboutsummaryrefslogtreecommitdiff
path: root/llvm/lib/CodeGen/MachineFunction.cpp
diff options
context:
space:
mode:
authorScott Michel <scottm@aero.org>2009-01-26 03:31:40 +0000
committerScott Michel <scottm@aero.org>2009-01-26 03:31:40 +0000
commit9e3e4a9219dcb07ecbf0897cbd9d9b39d1cd9630 (patch)
tree91caf5e19d12ca8baf4005987f658240ea13adbc /llvm/lib/CodeGen/MachineFunction.cpp
parent624801e87e06c9f4436a2c3ad41289d5d3a82505 (diff)
downloadllvm-9e3e4a9219dcb07ecbf0897cbd9d9b39d1cd9630.zip
llvm-9e3e4a9219dcb07ecbf0897cbd9d9b39d1cd9630.tar.gz
llvm-9e3e4a9219dcb07ecbf0897cbd9d9b39d1cd9630.tar.bz2
CellSPU:
- Rename fcmp.ll test to fcmp32.ll, start adding new double tests to fcmp64.ll - Fix select_bits.ll test - Capitulate to the DAGCombiner and move i64 constant loads to instruction selection (SPUISelDAGtoDAG.cpp). <rant>DAGCombiner will insert all kinds of 64-bit optimizations after operation legalization occurs and now we have to do most of the work that instruction selection should be doing twice (once to determine if v2i64 build_vector can be handled by SelectCode(), which then runs all of the predicates a second time to select the necessary instructions.) But, CellSPU is a good citizen.</rant> llvm-svn: 62990
Diffstat (limited to 'llvm/lib/CodeGen/MachineFunction.cpp')
0 files changed, 0 insertions, 0 deletions