aboutsummaryrefslogtreecommitdiff
path: root/llvm/lib/CodeGen/CodeGenPrepare.cpp
diff options
context:
space:
mode:
authorAmy Kwan <amy.kwan1@ibm.com>2020-06-02 13:01:27 -0500
committerAmy Kwan <amy.kwan1@ibm.com>2020-06-02 15:22:48 -0500
commita3ada630d8abd00930db1c2822427be2301a489e (patch)
treea28a6dce6fb670b2be99a52d898ff3df81ff59e7 /llvm/lib/CodeGen/CodeGenPrepare.cpp
parent7694b571d9fd6a8a6c96af1e7995068f7066f6f1 (diff)
downloadllvm-a3ada630d8abd00930db1c2822427be2301a489e.zip
llvm-a3ada630d8abd00930db1c2822427be2301a489e.tar.gz
llvm-a3ada630d8abd00930db1c2822427be2301a489e.tar.bz2
[DAGCombiner] Combine shifts into multiply-high
This patch implements a target independent DAG combine to produce multiply-high instructions from shifts. This DAG combine will combine shifts for any type as long as the MULH on the narrow type is legal. For now, it is enabled on PowerPC as PowerPC is the only target that has an implementation of the isMulhCheaperThanMulShift TLI hook introduced in D78271. Moreover, this DAG combine focuses on catching the pattern: (shift (mul (ext <narrow_type>:$a to <wide_type>), (ext <narrow_type>:$b to <wide_type>)), <narrow_width>) to produce mulhs when we have a sign-extend, and mulhu when we have a zero-extend. The patch performs the following checks: - Operation is a right shift arithmetic (sra) or logical (srl) - Input to the shift is a multiply - Both operands to the shift are sext/zext nodes - The extends into the multiply are both the same - The narrow type is half the width of the wide type - The shift amount is the width of the narrow type - The respective mulh operation is legal Differential Revision: https://reviews.llvm.org/D78272
Diffstat (limited to 'llvm/lib/CodeGen/CodeGenPrepare.cpp')
0 files changed, 0 insertions, 0 deletions