aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorCraig Topper <craig.topper@sifive.com>2021-10-07 11:27:07 -0700
committerCraig Topper <craig.topper@sifive.com>2021-10-07 11:27:40 -0700
commite356027016c6365b3d8924f54c33e2c63d931492 (patch)
tree60b24c9a4941e3afb277c85954d85f24ff20f559
parent392a2a554cdef684b27d2bf0abc4a736602e89c1 (diff)
downloadllvm-e356027016c6365b3d8924f54c33e2c63d931492.zip
llvm-e356027016c6365b3d8924f54c33e2c63d931492.tar.gz
llvm-e356027016c6365b3d8924f54c33e2c63d931492.tar.bz2
[RISCV] Correct FileCheck prefixes in rv32zbc-intrinsic.ll and rv64zbc-intrinsic.ll. NFC
Zbc RUN lines should use ZBC instead of BC in their prefix.
-rw-r--r--llvm/test/CodeGen/RISCV/rv32zbc-intrinsic.ll26
-rw-r--r--llvm/test/CodeGen/RISCV/rv64zbc-intrinsic.ll26
2 files changed, 26 insertions, 26 deletions
diff --git a/llvm/test/CodeGen/RISCV/rv32zbc-intrinsic.ll b/llvm/test/CodeGen/RISCV/rv32zbc-intrinsic.ll
index 97ba9da..cc72253 100644
--- a/llvm/test/CodeGen/RISCV/rv32zbc-intrinsic.ll
+++ b/llvm/test/CodeGen/RISCV/rv32zbc-intrinsic.ll
@@ -2,7 +2,7 @@
; RUN: llc -mtriple=riscv32 -mattr=+experimental-b -verify-machineinstrs < %s \
; RUN: | FileCheck %s -check-prefix=RV32B
; RUN: llc -mtriple=riscv32 -mattr=+experimental-zbc -verify-machineinstrs < %s \
-; RUN: | FileCheck %s -check-prefix=RV32BC
+; RUN: | FileCheck %s -check-prefix=RV32ZBC
declare i32 @llvm.riscv.clmul.i32(i32 %a, i32 %b)
@@ -12,10 +12,10 @@ define i32 @clmul32(i32 %a, i32 %b) nounwind {
; RV32B-NEXT: clmul a0, a0, a1
; RV32B-NEXT: ret
;
-; RV32BC-LABEL: clmul32:
-; RV32BC: # %bb.0:
-; RV32BC-NEXT: clmul a0, a0, a1
-; RV32BC-NEXT: ret
+; RV32ZBC-LABEL: clmul32:
+; RV32ZBC: # %bb.0:
+; RV32ZBC-NEXT: clmul a0, a0, a1
+; RV32ZBC-NEXT: ret
%tmp = call i32 @llvm.riscv.clmul.i32(i32 %a, i32 %b)
ret i32 %tmp
}
@@ -28,10 +28,10 @@ define i32 @clmul32h(i32 %a, i32 %b) nounwind {
; RV32B-NEXT: clmulh a0, a0, a1
; RV32B-NEXT: ret
;
-; RV32BC-LABEL: clmul32h:
-; RV32BC: # %bb.0:
-; RV32BC-NEXT: clmulh a0, a0, a1
-; RV32BC-NEXT: ret
+; RV32ZBC-LABEL: clmul32h:
+; RV32ZBC: # %bb.0:
+; RV32ZBC-NEXT: clmulh a0, a0, a1
+; RV32ZBC-NEXT: ret
%tmp = call i32 @llvm.riscv.clmulh.i32(i32 %a, i32 %b)
ret i32 %tmp
}
@@ -44,10 +44,10 @@ define i32 @clmul32r(i32 %a, i32 %b) nounwind {
; RV32B-NEXT: clmulr a0, a0, a1
; RV32B-NEXT: ret
;
-; RV32BC-LABEL: clmul32r:
-; RV32BC: # %bb.0:
-; RV32BC-NEXT: clmulr a0, a0, a1
-; RV32BC-NEXT: ret
+; RV32ZBC-LABEL: clmul32r:
+; RV32ZBC: # %bb.0:
+; RV32ZBC-NEXT: clmulr a0, a0, a1
+; RV32ZBC-NEXT: ret
%tmp = call i32 @llvm.riscv.clmulr.i32(i32 %a, i32 %b)
ret i32 %tmp
}
diff --git a/llvm/test/CodeGen/RISCV/rv64zbc-intrinsic.ll b/llvm/test/CodeGen/RISCV/rv64zbc-intrinsic.ll
index 485b41a..7f78b19 100644
--- a/llvm/test/CodeGen/RISCV/rv64zbc-intrinsic.ll
+++ b/llvm/test/CodeGen/RISCV/rv64zbc-intrinsic.ll
@@ -2,7 +2,7 @@
; RUN: llc -mtriple=riscv64 -mattr=+experimental-b -verify-machineinstrs < %s \
; RUN: | FileCheck %s -check-prefix=RV64B
; RUN: llc -mtriple=riscv64 -mattr=+experimental-zbc -verify-machineinstrs < %s \
-; RUN: | FileCheck %s -check-prefix=RV64BC
+; RUN: | FileCheck %s -check-prefix=RV64ZBC
declare i64 @llvm.riscv.clmul.i64(i64 %a, i64 %b)
@@ -12,10 +12,10 @@ define i64 @clmul64(i64 %a, i64 %b) nounwind {
; RV64B-NEXT: clmul a0, a0, a1
; RV64B-NEXT: ret
;
-; RV64BC-LABEL: clmul64:
-; RV64BC: # %bb.0:
-; RV64BC-NEXT: clmul a0, a0, a1
-; RV64BC-NEXT: ret
+; RV64ZBC-LABEL: clmul64:
+; RV64ZBC: # %bb.0:
+; RV64ZBC-NEXT: clmul a0, a0, a1
+; RV64ZBC-NEXT: ret
%tmp = call i64 @llvm.riscv.clmul.i64(i64 %a, i64 %b)
ret i64 %tmp
}
@@ -28,10 +28,10 @@ define i64 @clmul64h(i64 %a, i64 %b) nounwind {
; RV64B-NEXT: clmulh a0, a0, a1
; RV64B-NEXT: ret
;
-; RV64BC-LABEL: clmul64h:
-; RV64BC: # %bb.0:
-; RV64BC-NEXT: clmulh a0, a0, a1
-; RV64BC-NEXT: ret
+; RV64ZBC-LABEL: clmul64h:
+; RV64ZBC: # %bb.0:
+; RV64ZBC-NEXT: clmulh a0, a0, a1
+; RV64ZBC-NEXT: ret
%tmp = call i64 @llvm.riscv.clmulh.i64(i64 %a, i64 %b)
ret i64 %tmp
}
@@ -44,10 +44,10 @@ define i64 @clmul64r(i64 %a, i64 %b) nounwind {
; RV64B-NEXT: clmulr a0, a0, a1
; RV64B-NEXT: ret
;
-; RV64BC-LABEL: clmul64r:
-; RV64BC: # %bb.0:
-; RV64BC-NEXT: clmulr a0, a0, a1
-; RV64BC-NEXT: ret
+; RV64ZBC-LABEL: clmul64r:
+; RV64ZBC: # %bb.0:
+; RV64ZBC-NEXT: clmulr a0, a0, a1
+; RV64ZBC-NEXT: ret
%tmp = call i64 @llvm.riscv.clmulr.i64(i64 %a, i64 %b)
ret i64 %tmp
}