1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
3839
3840
3841
3842
3843
3844
3845
3846
3847
3848
3849
3850
3851
3852
3853
3854
3855
3856
3857
3858
3859
3860
3861
3862
3863
3864
3865
3866
3867
3868
3869
3870
3871
3872
3873
3874
3875
3876
3877
3878
3879
3880
3881
3882
3883
3884
3885
3886
3887
3888
3889
3890
3891
3892
3893
3894
3895
3896
3897
3898
3899
3900
3901
3902
3903
3904
3905
3906
3907
3908
3909
3910
3911
3912
3913
3914
3915
3916
3917
3918
3919
3920
3921
3922
3923
3924
3925
3926
3927
3928
3929
3930
3931
3932
3933
3934
3935
3936
3937
3938
3939
3940
3941
3942
3943
3944
3945
3946
3947
3948
3949
3950
3951
3952
3953
3954
3955
3956
3957
3958
3959
3960
3961
3962
3963
3964
3965
3966
3967
3968
3969
3970
3971
3972
3973
3974
3975
3976
3977
3978
3979
3980
3981
3982
3983
3984
3985
3986
3987
3988
3989
3990
3991
3992
3993
3994
3995
3996
3997
3998
3999
4000
4001
4002
4003
4004
4005
4006
4007
4008
4009
4010
4011
4012
4013
4014
4015
4016
4017
4018
4019
4020
4021
4022
4023
4024
4025
4026
4027
4028
4029
4030
4031
4032
4033
4034
4035
4036
4037
4038
4039
4040
4041
4042
4043
4044
4045
4046
4047
4048
4049
4050
4051
4052
4053
4054
4055
4056
4057
4058
4059
4060
4061
4062
4063
4064
4065
4066
4067
4068
4069
4070
4071
4072
4073
4074
4075
4076
4077
4078
4079
4080
4081
4082
4083
4084
4085
4086
4087
4088
4089
4090
4091
4092
4093
4094
4095
4096
4097
4098
4099
4100
4101
4102
4103
4104
4105
4106
4107
4108
4109
4110
4111
4112
4113
4114
4115
4116
4117
4118
4119
4120
4121
4122
4123
4124
4125
4126
4127
4128
4129
4130
4131
4132
4133
4134
4135
4136
4137
4138
4139
4140
4141
4142
4143
4144
4145
4146
4147
4148
4149
4150
4151
4152
4153
4154
4155
4156
4157
4158
4159
4160
4161
4162
4163
4164
4165
4166
4167
4168
4169
4170
4171
4172
4173
4174
4175
4176
4177
4178
4179
4180
4181
4182
4183
4184
4185
4186
4187
4188
4189
4190
4191
4192
4193
4194
4195
4196
4197
4198
4199
4200
4201
4202
4203
4204
4205
4206
4207
4208
4209
4210
4211
4212
4213
4214
4215
4216
4217
4218
4219
4220
4221
4222
4223
4224
4225
4226
4227
4228
4229
4230
4231
4232
4233
4234
4235
4236
4237
4238
4239
4240
4241
4242
4243
4244
4245
4246
4247
4248
4249
4250
4251
4252
4253
4254
4255
4256
4257
4258
4259
4260
4261
4262
4263
4264
4265
4266
4267
4268
4269
4270
4271
4272
4273
4274
4275
4276
4277
4278
4279
4280
4281
4282
4283
4284
4285
4286
4287
4288
4289
4290
4291
4292
4293
4294
4295
4296
4297
4298
4299
4300
4301
4302
4303
4304
4305
4306
4307
4308
4309
4310
4311
4312
4313
4314
4315
4316
4317
4318
4319
4320
4321
4322
4323
4324
4325
4326
4327
4328
4329
4330
4331
4332
4333
4334
4335
4336
4337
4338
4339
4340
4341
4342
4343
4344
4345
4346
4347
4348
4349
4350
4351
4352
4353
4354
4355
4356
4357
4358
4359
4360
4361
4362
4363
4364
4365
4366
4367
4368
4369
4370
4371
4372
4373
4374
4375
4376
4377
4378
4379
4380
4381
4382
4383
4384
4385
4386
4387
4388
4389
4390
4391
4392
4393
4394
4395
4396
4397
4398
4399
4400
4401
4402
4403
4404
4405
4406
4407
4408
4409
4410
4411
4412
|
/* tc-cris.c -- Assembler code for the CRIS CPU core.
Copyright (C) 2000-2024 Free Software Foundation, Inc.
Contributed by Axis Communications AB, Lund, Sweden.
Originally written for GAS 1.38.1 by Mikael Asker.
Updates, BFDizing, GNUifying and ELF support by Hans-Peter Nilsson.
This file is part of GAS, the GNU Assembler.
GAS is free software; you can redistribute it and/or modify
it under the terms of the GNU General Public License as published by
the Free Software Foundation; either version 3, or (at your option)
any later version.
GAS is distributed in the hope that it will be useful,
but WITHOUT ANY WARRANTY; without even the implied warranty of
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
GNU General Public License for more details.
You should have received a copy of the GNU General Public License
along with GAS; see the file COPYING. If not, write to the
Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
MA 02110-1301, USA. */
#include "as.h"
#include "safe-ctype.h"
#include "subsegs.h"
#include "opcode/cris.h"
#include "dwarf2dbg.h"
/* Conventions used here:
Generally speaking, pointers to binutils types such as "fragS" and
"expressionS" get parameter and variable names ending in "P", such as
"fragP", to harmonize with the rest of the binutils code. Other
pointers get a "p" suffix, such as "bufp". Any function or type-name
that could clash with a current or future binutils or GAS function get
a "cris_" prefix. */
#define SYNTAX_RELAX_REG_PREFIX "no_register_prefix"
#define SYNTAX_ENFORCE_REG_PREFIX "register_prefix"
#define SYNTAX_USER_SYM_LEADING_UNDERSCORE "leading_underscore"
#define SYNTAX_USER_SYM_NO_LEADING_UNDERSCORE "no_leading_underscore"
#define REGISTER_PREFIX_CHAR '$'
/* True for expressions where getting X_add_symbol and X_add_number is
enough to get the "base" and "offset"; no need to make_expr_symbol.
It's not enough to check if X_op_symbol is NULL; that misses unary
operations like O_uminus. */
#define SIMPLE_EXPR(EXP) \
((EXP)->X_op == O_constant || (EXP)->X_op == O_symbol)
/* Like in ":GOT", ":GOTOFF" etc. Other ports use '@', but that's in
line_separator_chars for CRIS, so we avoid it. */
#define RELOC_SUFFIX_CHAR ':'
/* This might be CRIS_INSN_NONE if we're assembling a prefix-insn only.
Note that some prefix-insns might be assembled as CRIS_INSN_NORMAL. */
enum cris_insn_kind
{
CRIS_INSN_NORMAL, CRIS_INSN_NONE, CRIS_INSN_BRANCH, CRIS_INSN_MUL
};
/* An instruction will have one of these prefixes.
Although the same bit-pattern, we handle BDAP with an immediate
expression (eventually quick or [pc+]) different from when we only have
register expressions. */
enum prefix_kind
{
PREFIX_NONE, PREFIX_BDAP_IMM, PREFIX_BDAP, PREFIX_BIAP, PREFIX_DIP,
PREFIX_PUSH
};
/* The prefix for an instruction. */
struct cris_prefix
{
enum prefix_kind kind;
int base_reg_number;
unsigned int opcode;
/* There might be an expression to be evaluated, like I in [rN+I]. */
expressionS expr;
/* If there's an expression, we might need a relocation. Here's the
type of what relocation to start relaxation with.
The relocation is assumed to start immediately after the prefix insn,
so we don't provide an offset. */
enum bfd_reloc_code_real reloc;
};
/* The description of the instruction being assembled. */
struct cris_instruction
{
/* If CRIS_INSN_NONE, then this insn is of zero length. */
enum cris_insn_kind insn_type;
/* If a special register was mentioned, this is its description, else
it is NULL. */
const struct cris_spec_reg *spec_reg;
unsigned int opcode;
/* An insn may have at most one expression; theoretically there could be
another in its prefix (but I don't see how that could happen). */
expressionS expr;
/* The expression might need a relocation. Here's one to start
relaxation with. */
enum bfd_reloc_code_real reloc;
/* The size in bytes of an immediate expression, or zero if
nonapplicable. */
int imm_oprnd_size;
};
enum cris_archs
{
arch_cris_unknown,
arch_crisv0, arch_crisv3, arch_crisv8, arch_crisv10,
arch_cris_any_v0_v10, arch_crisv32, arch_cris_common_v10_v32
};
static enum cris_archs cris_arch_from_string (const char **);
static int cris_insn_ver_valid_for_arch (enum cris_insn_version_usage,
enum cris_archs);
static void cris_process_instruction (char *, struct cris_instruction *,
struct cris_prefix *);
static int get_bwd_size_modifier (char **, int *);
static int get_bw_size_modifier (char **, int *);
static int get_gen_reg (char **, int *);
static int get_spec_reg (char **, const struct cris_spec_reg **);
static int get_sup_reg (char **, int *);
static int get_autoinc_prefix_or_indir_op (char **, struct cris_prefix *,
int *, int *, int *,
expressionS *);
static int get_3op_or_dip_prefix_op (char **, struct cris_prefix *);
static int cris_get_expression (char **, expressionS *);
static int get_flags (char **, int *);
static void gen_bdap (int, expressionS *);
static int branch_disp (int);
static void gen_cond_branch_32 (char *, char *, fragS *, symbolS *, symbolS *,
long int);
static void cris_number_to_imm (char *, long, int, fixS *, segT);
static void s_syntax (int);
static void s_cris_file (int);
static void s_cris_loc (int);
static void s_cris_arch (int);
static void s_cris_dtpoff (int);
/* Get ":GOT", ":GOTOFF", ":PLT" etc. suffixes. */
static void cris_get_reloc_suffix (char **, bfd_reloc_code_real_type *,
expressionS *);
static unsigned int cris_get_specified_reloc_size (bfd_reloc_code_real_type);
/* All the .syntax functions. */
static void cris_force_reg_prefix (void);
static void cris_relax_reg_prefix (void);
static void cris_sym_leading_underscore (void);
static void cris_sym_no_leading_underscore (void);
static char *cris_insn_first_word_frag (void);
/* Handle to the opcode hash table. */
static htab_t op_hash = NULL;
/* If we target cris-axis-linux-gnu (as opposed to generic cris-axis-elf),
we default to no underscore and required register-prefixes. The
difference is in the default values. */
#ifdef TE_LINUX
#define DEFAULT_CRIS_AXIS_LINUX_GNU true
#else
#define DEFAULT_CRIS_AXIS_LINUX_GNU false
#endif
/* Whether we demand that registers have a `$' prefix. Default here. */
static bool demand_register_prefix = DEFAULT_CRIS_AXIS_LINUX_GNU;
/* Whether global user symbols have a leading underscore. Default here. */
static bool symbols_have_leading_underscore
= !DEFAULT_CRIS_AXIS_LINUX_GNU;
/* Whether or not we allow PIC, and expand to PIC-friendly constructs. */
static bool pic = false;
/* Whether or not we allow TLS suffixes. For the moment, we always do. */
static const bool tls = true;
/* If we're configured for "cris", default to allow all v0..v10
instructions and register names. */
#ifndef DEFAULT_CRIS_ARCH
#define DEFAULT_CRIS_ARCH cris_any_v0_v10
#endif
/* No whitespace in the CONCAT2 parameter list. */
static enum cris_archs cris_arch = XCONCAT2 (arch_,DEFAULT_CRIS_ARCH);
const pseudo_typeS md_pseudo_table[] =
{
{"dword", cons, 4},
{"dtpoffd", s_cris_dtpoff, 4},
{"syntax", s_syntax, 0},
{"file", s_cris_file, 0},
{"loc", s_cris_loc, 0},
{"arch", s_cris_arch, 0},
{NULL, 0, 0}
};
static int warn_for_branch_expansion = 0;
/* Whether to emit error when a MULS/MULU could be located last on a
cache-line. */
static int err_for_dangerous_mul_placement
= (XCONCAT2 (arch_,DEFAULT_CRIS_ARCH) != arch_crisv32);
const char cris_comment_chars[] = ";";
/* This array holds the chars that only start a comment at the beginning of
a line. If the line seems to have the form '# 123 filename'
.line and .file directives will appear in the pre-processed output. */
/* Note that input_file.c hand-checks for '#' at the beginning of the
first line of the input file. This is because the compiler outputs
#NO_APP at the beginning of its output. */
/* Also note that slash-star will always start a comment. */
const char line_comment_chars[] = "#";
const char line_separator_chars[] = "@";
/* Now all floating point support is shut off. See md_atof. */
const char EXP_CHARS[] = "";
const char FLT_CHARS[] = "";
/* For CRIS, we encode the relax_substateTs (in e.g. fr_substate) as:
2 1 0
---/ /--+-----------------+-----------------+-----------------+
| what state ? | how long ? |
---/ /--+-----------------+-----------------+-----------------+
The "how long" bits are 00 = byte, 01 = word, 10 = dword (long).
Not all lengths are legit for a given value of (what state).
Groups for CRIS address relaxing:
1. Bcc (pre-V32)
length: byte, word, 10-byte expansion
2. BDAP
length: byte, word, dword
3. MULS/MULU
Not really a relaxation (no infrastructure to get delay-slots
right), just an alignment and placement checker for the v10
multiply/cache-bug.
4. Bcc (V32 and later)
length: byte, word, 14-byte expansion
5. Bcc (V10+V32)
length: byte, word, error
6. BA (V32)
length: byte, word, dword
7. LAPC (V32)
length: byte, dword
*/
#define STATE_COND_BRANCH (1)
#define STATE_BASE_PLUS_DISP_PREFIX (2)
#define STATE_MUL (3)
#define STATE_COND_BRANCH_V32 (4)
#define STATE_COND_BRANCH_COMMON (5)
#define STATE_ABS_BRANCH_V32 (6)
#define STATE_LAPC (7)
#define STATE_COND_BRANCH_PIC (8)
#define STATE_LENGTH_MASK (3)
#define STATE_BYTE (0)
#define STATE_WORD (1)
#define STATE_DWORD (2)
/* Symbol undefined. */
#define STATE_UNDF (3)
#define STATE_MAX_LENGTH (3)
/* These displacements are relative to the address following the opcode
word of the instruction. The first letter is Byte, Word. The 2nd
letter is Forward, Backward. */
#define BRANCH_BF ( 254)
#define BRANCH_BB (-256)
#define BRANCH_BF_V32 ( 252)
#define BRANCH_BB_V32 (-258)
#define BRANCH_WF (2 + 32767)
#define BRANCH_WB (2 + -32768)
#define BRANCH_WF_V32 (-2 + 32767)
#define BRANCH_WB_V32 (-2 + -32768)
#define BDAP_BF ( 127)
#define BDAP_BB (-128)
#define BDAP_WF ( 32767)
#define BDAP_WB (-32768)
#define ENCODE_RELAX(what, length) (((what) << 2) + (length))
const relax_typeS md_cris_relax_table[] =
{
/* Error sentinel (0, 0). */
{1, 1, 0, 0},
/* Unused (0, 1). */
{1, 1, 0, 0},
/* Unused (0, 2). */
{1, 1, 0, 0},
/* Unused (0, 3). */
{1, 1, 0, 0},
/* Bcc o (1, 0). */
{BRANCH_BF, BRANCH_BB, 0, ENCODE_RELAX (1, 1)},
/* Bcc [PC+] (1, 1). */
{BRANCH_WF, BRANCH_WB, 2, ENCODE_RELAX (1, 2)},
/* BEXT/BWF, BA, JUMP (external), JUMP (always), Bnot_cc, JUMP (default)
(1, 2). */
{0, 0, 10, 0},
/* Unused (1, 3). */
{1, 1, 0, 0},
/* BDAP o (2, 0). */
{BDAP_BF, BDAP_BB, 0, ENCODE_RELAX (2, 1)},
/* BDAP.[bw] [PC+] (2, 1). */
{BDAP_WF, BDAP_WB, 2, ENCODE_RELAX (2, 2)},
/* BDAP.d [PC+] (2, 2). */
{0, 0, 4, 0},
/* Unused (2, 3). */
{1, 1, 0, 0},
/* MULS/MULU (3, 0). Positions (3, 1..3) are unused. */
{0, 0, 0, 0}, {0, 0, 0, 0}, {0, 0, 0, 0}, {0, 0, 0, 0},
/* V32: Bcc o (4, 0). */
{BRANCH_BF_V32, BRANCH_BB_V32, 0, ENCODE_RELAX (4, 1)},
/* V32: Bcc [PC+] (4, 1). */
{BRANCH_WF_V32, BRANCH_WB_V32, 2, ENCODE_RELAX (4, 2)},
/* V32: BA .+12; NOP; BA32 target; NOP; Bcc .-6 (4, 2). */
{0, 0, 12, 0},
/* Unused (4, 3). */
{1, 1, 0, 0},
/* COMMON: Bcc o (5, 0). The offsets are calculated as for v32. Code
should contain two nop insns (or four if offset size is large or
unknown) after every label. */
{BRANCH_BF_V32, BRANCH_BB_V32, 0, ENCODE_RELAX (5, 1)},
/* COMMON: Bcc [PC+] (5, 1). */
{BRANCH_WF_V32, BRANCH_WB_V32, 2, ENCODE_RELAX (5, 2)},
/* COMMON: FIXME: ???. Treat as error currently. */
{0, 0, 12, 0},
/* Unused (5, 3). */
{1, 1, 0, 0},
/* V32: BA o (6, 0). */
{BRANCH_BF_V32, BRANCH_BB_V32, 0, ENCODE_RELAX (6, 1)},
/* V32: BA.W (6, 1). */
{BRANCH_WF_V32, BRANCH_WB_V32, 2, ENCODE_RELAX (6, 2)},
/* V32: BA.D (6, 2). */
{0, 0, 4, 0},
/* Unused (6, 3). */
{1, 1, 0, 0},
/* LAPC: LAPCQ .+0..15*2,Rn (7, 0). */
{14*2, -1*2, 0, ENCODE_RELAX (7, 2)},
/* Unused (7, 1).
While there's a shorter sequence, e.g. LAPCQ + an ADDQ or SUBQ,
that would affect flags, so we can't do that as it wouldn't be a
proper insn expansion of LAPCQ. This row is associated with a
2-byte expansion, so it's unused rather than the next. */
{1, 1, 0, 0},
/* LAPC: LAPC.D (7, 2). */
{0, 0, 4, 0},
/* Unused (7, 3). */
{1, 1, 0, 0},
/* PIC for pre-v32: Bcc o (8, 0). */
{BRANCH_BF, BRANCH_BB, 0, ENCODE_RELAX (STATE_COND_BRANCH_PIC, 1)},
/* Bcc [PC+] (8, 1). */
{BRANCH_WF, BRANCH_WB, 2, ENCODE_RELAX (STATE_COND_BRANCH_PIC, 2)},
/* 32-bit expansion, PIC (8, 2). */
{0, 0, 12, 0},
/* Unused (8, 3). */
{1, 1, 0, 0}
};
#undef BDAP_BF
#undef BDAP_BB
#undef BDAP_WF
#undef BDAP_WB
/* Target-specific multicharacter options, not const-declared. */
struct option md_longopts[] =
{
#define OPTION_NO_US (OPTION_MD_BASE + 0)
{"no-underscore", no_argument, NULL, OPTION_NO_US},
#define OPTION_US (OPTION_MD_BASE + 1)
{"underscore", no_argument, NULL, OPTION_US},
#define OPTION_PIC (OPTION_US + 1)
{"pic", no_argument, NULL, OPTION_PIC},
#define OPTION_MULBUG_ABORT_ON (OPTION_PIC + 1)
{"mul-bug-abort", no_argument, NULL, OPTION_MULBUG_ABORT_ON},
#define OPTION_MULBUG_ABORT_OFF (OPTION_MULBUG_ABORT_ON + 1)
{"no-mul-bug-abort", no_argument, NULL, OPTION_MULBUG_ABORT_OFF},
#define OPTION_ARCH (OPTION_MULBUG_ABORT_OFF + 1)
{"march", required_argument, NULL, OPTION_ARCH},
{NULL, no_argument, NULL, 0}
};
/* Not const-declared. */
size_t md_longopts_size = sizeof (md_longopts);
const char *md_shortopts = "hHN";
/* At first glance, this may seems wrong and should be 4 (ba + nop); but
since a short_jump must skip a *number* of long jumps, it must also be
a long jump. Here, we hope to make it a "ba [16bit_offs]" and a "nop"
for the delay slot and hope that the jump table at most needs
32767/4=8191 long-jumps. A branch is better than a jump, since it is
relative; we will not have a reloc to fix up somewhere.
Note that we can't add relocs, because relaxation uses these fixed
numbers, and md_create_short_jump is called after relaxation. */
int md_short_jump_size = 6;
/* The v32 version has a delay-slot, hence two bytes longer.
The pre-v32 PIC version uses a prefixed insn. */
#define cris_any_v0_v10_long_jump_size 6
#define cris_any_v0_v10_long_jump_size_pic 8
#define crisv32_long_jump_size 8
int md_long_jump_size = XCONCAT2 (DEFAULT_CRIS_ARCH,_long_jump_size);
/* Report output format. Small changes in output format (like elf
variants below) can happen until all options are parsed, but after
that, the output format must remain fixed. */
const char *
cris_target_format (void)
{
switch (OUTPUT_FLAVOR)
{
case bfd_target_aout_flavour:
return "a.out-cris";
case bfd_target_elf_flavour:
if (symbols_have_leading_underscore)
return "elf32-us-cris";
return "elf32-cris";
default:
abort ();
return NULL;
}
}
/* Return a bfd_mach_cris... value corresponding to the value of
cris_arch. */
unsigned int
cris_mach (void)
{
unsigned int retval = 0;
switch (cris_arch)
{
case arch_cris_common_v10_v32:
retval = bfd_mach_cris_v10_v32;
break;
case arch_crisv32:
retval = bfd_mach_cris_v32;
break;
case arch_crisv10:
case arch_cris_any_v0_v10:
retval = bfd_mach_cris_v0_v10;
break;
default:
BAD_CASE (cris_arch);
}
return retval;
}
/* We need a port-specific relaxation function to cope with sym2 - sym1
relative expressions with both symbols in the same segment (but not
necessarily in the same frag as this insn), for example:
move.d [pc+sym2-(sym1-2)],r10
sym1:
The offset can be 8, 16 or 32 bits long. */
long
cris_relax_frag (segT seg ATTRIBUTE_UNUSED, fragS *fragP,
long stretch ATTRIBUTE_UNUSED)
{
long growth;
offsetT aim = 0;
symbolS *symbolP;
const relax_typeS *this_type;
const relax_typeS *start_type;
relax_substateT next_state;
relax_substateT this_state;
const relax_typeS *table = TC_GENERIC_RELAX_TABLE;
/* We only have to cope with frags as prepared by
md_estimate_size_before_relax. The dword cases may get here
because of the different reasons that they aren't relaxable. */
switch (fragP->fr_subtype)
{
case ENCODE_RELAX (STATE_COND_BRANCH_PIC, STATE_DWORD):
case ENCODE_RELAX (STATE_COND_BRANCH, STATE_DWORD):
case ENCODE_RELAX (STATE_COND_BRANCH_V32, STATE_DWORD):
case ENCODE_RELAX (STATE_COND_BRANCH_COMMON, STATE_DWORD):
case ENCODE_RELAX (STATE_ABS_BRANCH_V32, STATE_DWORD):
case ENCODE_RELAX (STATE_LAPC, STATE_DWORD):
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_DWORD):
/* When we get to these states, the frag won't grow any more. */
return 0;
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_WORD):
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_BYTE):
if (fragP->fr_symbol == NULL
|| S_GET_SEGMENT (fragP->fr_symbol) != absolute_section)
as_fatal (_("internal inconsistency problem in %s: fr_symbol %lx"),
__func__, (long) fragP->fr_symbol);
symbolP = fragP->fr_symbol;
if (symbol_resolved_p (symbolP))
as_fatal (_("internal inconsistency problem in %s: resolved symbol"),
__func__);
aim = S_GET_VALUE (symbolP);
break;
case ENCODE_RELAX (STATE_MUL, STATE_BYTE):
/* Nothing to do here. */
return 0;
default:
as_fatal (_("internal inconsistency problem in %s: fr_subtype %d"),
__func__, fragP->fr_subtype);
}
/* The rest is stolen from relax_frag. There's no obvious way to
share the code, but fortunately no requirement to keep in sync as
long as fragP->fr_symbol does not have its segment changed. */
this_state = fragP->fr_subtype;
start_type = this_type = table + this_state;
if (aim < 0)
{
/* Look backwards. */
for (next_state = this_type->rlx_more; next_state;)
if (aim >= this_type->rlx_backward)
next_state = 0;
else
{
/* Grow to next state. */
this_state = next_state;
this_type = table + this_state;
next_state = this_type->rlx_more;
}
}
else
{
/* Look forwards. */
for (next_state = this_type->rlx_more; next_state;)
if (aim <= this_type->rlx_forward)
next_state = 0;
else
{
/* Grow to next state. */
this_state = next_state;
this_type = table + this_state;
next_state = this_type->rlx_more;
}
}
growth = this_type->rlx_length - start_type->rlx_length;
if (growth != 0)
fragP->fr_subtype = this_state;
return growth;
}
/* Prepare machine-dependent frags for relaxation.
Called just before relaxation starts. Any symbol that is now undefined
will not become defined.
Return the correct fr_subtype in the frag.
Return the initial "guess for fr_var" to caller. The guess for fr_var
is *actually* the growth beyond fr_fix. Whatever we do to grow fr_fix
or fr_var contributes to our returned value.
Although it may not be explicit in the frag, pretend
fr_var starts with a value. */
int
md_estimate_size_before_relax (fragS *fragP, segT segment_type)
{
int old_fr_fix;
symbolS *symbolP = fragP->fr_symbol;
#define HANDLE_RELAXABLE(state) \
case ENCODE_RELAX (state, STATE_UNDF): \
if (symbolP != NULL \
&& S_GET_SEGMENT (symbolP) == segment_type \
&& !S_IS_WEAK (symbolP)) \
/* The symbol lies in the same segment - a relaxable \
case. */ \
fragP->fr_subtype \
= ENCODE_RELAX (state, STATE_BYTE); \
else \
/* Unknown or not the same segment, so not relaxable. */ \
fragP->fr_subtype \
= ENCODE_RELAX (state, STATE_DWORD); \
fragP->fr_var \
= md_cris_relax_table[fragP->fr_subtype].rlx_length; \
break
old_fr_fix = fragP->fr_fix;
switch (fragP->fr_subtype)
{
HANDLE_RELAXABLE (STATE_COND_BRANCH);
HANDLE_RELAXABLE (STATE_COND_BRANCH_V32);
HANDLE_RELAXABLE (STATE_COND_BRANCH_COMMON);
HANDLE_RELAXABLE (STATE_COND_BRANCH_PIC);
HANDLE_RELAXABLE (STATE_ABS_BRANCH_V32);
case ENCODE_RELAX (STATE_LAPC, STATE_UNDF):
if (symbolP != NULL
&& S_GET_SEGMENT (symbolP) == segment_type
&& !S_IS_WEAK (symbolP))
{
/* The symbol lies in the same segment - a relaxable case.
Check if we currently have an odd offset; we can't code
that into the instruction. Relaxing presumably only cause
multiple-of-two changes, so we should only need to adjust
for that here. */
bfd_vma target_address
= (symbolP
? S_GET_VALUE (symbolP)
: 0) + fragP->fr_offset;
bfd_vma var_part_offset = fragP->fr_fix;
bfd_vma address_of_var_part = fragP->fr_address + var_part_offset;
long offset = target_address - (address_of_var_part - 2);
fragP->fr_subtype
= (offset & 1)
? ENCODE_RELAX (STATE_LAPC, STATE_DWORD)
: ENCODE_RELAX (STATE_LAPC, STATE_BYTE);
}
else
/* Unknown or not the same segment, so not relaxable. */
fragP->fr_subtype
= ENCODE_RELAX (STATE_LAPC, STATE_DWORD);
fragP->fr_var
= md_cris_relax_table[fragP->fr_subtype].rlx_length;
break;
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_UNDF):
/* Note that we can not do anything sane with relaxing
[rX + a_known_symbol_in_text], it will have to be a 32-bit
value.
We could play tricks with managing a constant pool and make
a_known_symbol_in_text a "bdap [pc + offset]" pointing there
(like the GOT for ELF shared libraries), but that's no use, it
would in general be no shorter or faster code, only more
complicated. */
if (S_GET_SEGMENT (symbolP) != absolute_section)
{
/* Go for dword if not absolute or same segment. */
fragP->fr_subtype
= ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_DWORD);
fragP->fr_var = md_cris_relax_table[fragP->fr_subtype].rlx_length;
}
else if (!symbol_resolved_p (fragP->fr_symbol))
{
/* The symbol will eventually be completely resolved as an
absolute expression, but right now it depends on the result
of relaxation and we don't know anything else about the
value. We start relaxation with the assumption that it'll
fit in a byte. */
fragP->fr_subtype
= ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_BYTE);
fragP->fr_var = md_cris_relax_table[fragP->fr_subtype].rlx_length;
}
else
{
/* Absolute expression. */
long int value;
value = (symbolP != NULL
? S_GET_VALUE (symbolP) : 0) + fragP->fr_offset;
if (value >= -128 && value <= 127)
{
/* Byte displacement. */
(fragP->fr_opcode)[0] = value;
}
else
{
/* Word or dword displacement. */
int pow2_of_size = 1;
char *writep;
if (value < -32768 || value > 32767)
{
/* Outside word range, make it a dword. */
pow2_of_size = 2;
}
/* Modify the byte-offset BDAP into a word or dword offset
BDAP. Or really, a BDAP rX,8bit into a
BDAP.[wd] rX,[PC+] followed by a word or dword. */
(fragP->fr_opcode)[0] = BDAP_PC_LOW + pow2_of_size * 16;
/* Keep the register number in the highest four bits. */
(fragP->fr_opcode)[1] &= 0xF0;
(fragP->fr_opcode)[1] |= BDAP_INCR_HIGH;
/* It grew by two or four bytes. */
fragP->fr_fix += 1 << pow2_of_size;
writep = fragP->fr_literal + old_fr_fix;
md_number_to_chars (writep, value, 1 << pow2_of_size);
}
frag_wane (fragP);
}
break;
case ENCODE_RELAX (STATE_COND_BRANCH, STATE_BYTE):
case ENCODE_RELAX (STATE_COND_BRANCH, STATE_WORD):
case ENCODE_RELAX (STATE_COND_BRANCH, STATE_DWORD):
case ENCODE_RELAX (STATE_COND_BRANCH_PIC, STATE_BYTE):
case ENCODE_RELAX (STATE_COND_BRANCH_PIC, STATE_WORD):
case ENCODE_RELAX (STATE_COND_BRANCH_PIC, STATE_DWORD):
case ENCODE_RELAX (STATE_COND_BRANCH_V32, STATE_BYTE):
case ENCODE_RELAX (STATE_COND_BRANCH_V32, STATE_WORD):
case ENCODE_RELAX (STATE_COND_BRANCH_V32, STATE_DWORD):
case ENCODE_RELAX (STATE_COND_BRANCH_COMMON, STATE_BYTE):
case ENCODE_RELAX (STATE_COND_BRANCH_COMMON, STATE_WORD):
case ENCODE_RELAX (STATE_COND_BRANCH_COMMON, STATE_DWORD):
case ENCODE_RELAX (STATE_ABS_BRANCH_V32, STATE_BYTE):
case ENCODE_RELAX (STATE_ABS_BRANCH_V32, STATE_WORD):
case ENCODE_RELAX (STATE_ABS_BRANCH_V32, STATE_DWORD):
case ENCODE_RELAX (STATE_LAPC, STATE_BYTE):
case ENCODE_RELAX (STATE_LAPC, STATE_DWORD):
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_BYTE):
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_WORD):
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_DWORD):
/* When relaxing a section for the second time, we don't need to
do anything except making sure that fr_var is set right. */
fragP->fr_var = md_cris_relax_table[fragP->fr_subtype].rlx_length;
break;
case ENCODE_RELAX (STATE_MUL, STATE_BYTE):
/* Nothing to do here. */
break;
default:
BAD_CASE (fragP->fr_subtype);
}
return fragP->fr_var + (fragP->fr_fix - old_fr_fix);
}
/* Perform post-processing of machine-dependent frags after relaxation.
Called after relaxation is finished.
In: Address of frag.
fr_type == rs_machine_dependent.
fr_subtype is what the address relaxed to.
Out: Any fixS:s and constants are set up.
The caller will turn the frag into a ".space 0". */
void
md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
fragS *fragP)
{
/* Pointer to first byte in variable-sized part of the frag. */
char *var_partp;
/* Pointer to first opcode byte in frag. */
char *opcodep;
/* Used to check integrity of the relaxation.
One of 2 = long, 1 = word, or 0 = byte. */
int length_code ATTRIBUTE_UNUSED;
/* Size in bytes of variable-sized part of frag. */
int var_part_size = 0;
/* This is part of *fragP. It contains all information about addresses
and offsets to varying parts. */
symbolS *symbolP;
unsigned long var_part_offset;
/* Where, in file space, is _var of *fragP? */
unsigned long address_of_var_part = 0;
/* Where, in file space, does addr point? */
unsigned long target_address;
know (fragP->fr_type == rs_machine_dependent);
length_code = fragP->fr_subtype & STATE_LENGTH_MASK;
know (length_code >= 0 && length_code < STATE_MAX_LENGTH);
var_part_offset = fragP->fr_fix;
var_partp = fragP->fr_literal + var_part_offset;
opcodep = fragP->fr_opcode;
symbolP = fragP->fr_symbol;
target_address = (symbolP ? S_GET_VALUE (symbolP) : 0) + fragP->fr_offset;
address_of_var_part = fragP->fr_address + var_part_offset;
switch (fragP->fr_subtype)
{
case ENCODE_RELAX (STATE_COND_BRANCH, STATE_BYTE):
case ENCODE_RELAX (STATE_COND_BRANCH_PIC, STATE_BYTE):
case ENCODE_RELAX (STATE_COND_BRANCH_V32, STATE_BYTE):
case ENCODE_RELAX (STATE_COND_BRANCH_COMMON, STATE_BYTE):
case ENCODE_RELAX (STATE_ABS_BRANCH_V32, STATE_BYTE):
opcodep[0] = branch_disp ((target_address - address_of_var_part));
var_part_size = 0;
break;
case ENCODE_RELAX (STATE_COND_BRANCH, STATE_WORD):
case ENCODE_RELAX (STATE_COND_BRANCH_PIC, STATE_WORD):
case ENCODE_RELAX (STATE_COND_BRANCH_V32, STATE_WORD):
case ENCODE_RELAX (STATE_COND_BRANCH_COMMON, STATE_WORD):
case ENCODE_RELAX (STATE_ABS_BRANCH_V32, STATE_WORD):
/* We had a quick immediate branch, now turn it into a word one i.e. a
PC autoincrement. */
opcodep[0] = BRANCH_PC_LOW;
opcodep[1] &= 0xF0;
opcodep[1] |= BRANCH_INCR_HIGH;
md_number_to_chars (var_partp,
(long)
(target_address
- (address_of_var_part
+ (cris_arch == arch_crisv32
|| cris_arch == arch_cris_common_v10_v32
? -2 : 2))),
2);
var_part_size = 2;
break;
case ENCODE_RELAX (STATE_COND_BRANCH, STATE_DWORD):
gen_cond_branch_32 (fragP->fr_opcode, var_partp, fragP,
fragP->fr_symbol, (symbolS *) NULL,
fragP->fr_offset);
/* Ten bytes added: a branch, nop and a jump. */
var_part_size = 2 + 2 + 4 + 2;
break;
case ENCODE_RELAX (STATE_COND_BRANCH_PIC, STATE_DWORD):
gen_cond_branch_32 (fragP->fr_opcode, var_partp, fragP,
fragP->fr_symbol, (symbolS *) NULL,
fragP->fr_offset);
/* Twelve bytes added: a branch, nop and a pic-branch-32. */
var_part_size = 2 + 2 + 4 + 2 + 2;
break;
case ENCODE_RELAX (STATE_COND_BRANCH_V32, STATE_DWORD):
gen_cond_branch_32 (fragP->fr_opcode, var_partp, fragP,
fragP->fr_symbol, (symbolS *) NULL,
fragP->fr_offset);
/* Twelve bytes added: a branch, nop and another branch and nop. */
var_part_size = 2 + 2 + 2 + 4 + 2;
break;
case ENCODE_RELAX (STATE_COND_BRANCH_COMMON, STATE_DWORD):
as_bad_where (fragP->fr_file, fragP->fr_line,
_("Relaxation to long branches for .arch common_v10_v32\
not implemented"));
/* Pretend we have twelve bytes for sake of quelling further
errors. */
var_part_size = 2 + 2 + 2 + 4 + 2;
break;
case ENCODE_RELAX (STATE_ABS_BRANCH_V32, STATE_DWORD):
/* We had a quick immediate branch or a word immediate ba. Now
turn it into a dword one. */
opcodep[0] = BA_DWORD_OPCODE & 255;
opcodep[1] = (BA_DWORD_OPCODE >> 8) & 255;
fix_new (fragP, var_partp - fragP->fr_literal, 4, symbolP,
fragP->fr_offset + 6, 1, BFD_RELOC_32_PCREL);
var_part_size = 4;
break;
case ENCODE_RELAX (STATE_LAPC, STATE_BYTE):
{
long offset = target_address - (address_of_var_part - 2);
/* This is mostly a sanity check; useful occurrences (if there
really are any) should have been caught in
md_estimate_size_before_relax. We can (at least
theoretically) stumble over invalid code with odd sizes and
.p2aligns within the code, so emit an error if that happens.
(The generic relaxation machinery is not fit to check this.) */
if (offset & 1)
as_bad_where (fragP->fr_file, fragP->fr_line,
_("Complicated LAPC target operand is not\
a multiple of two. Use LAPC.D"));
/* FIXME: This *is* a sanity check. Remove when done with. */
if (offset > 15*2 || offset < 0)
as_fatal (_("Internal error found in md_convert_frag: offset %ld.\
Please report this."),
offset);
opcodep[0] |= (offset / 2) & 0xf;
var_part_size = 0;
}
break;
case ENCODE_RELAX (STATE_LAPC, STATE_DWORD):
{
md_number_to_chars (opcodep,
LAPC_DWORD_OPCODE + (opcodep[1] & 0xf0) * 256,
2);
/* Remember that the reloc is against the position *after* the
relocated contents, so we need to adjust to the start of
the insn. */
fix_new (fragP, var_partp - fragP->fr_literal, 4, fragP->fr_symbol,
fragP->fr_offset + 6, 1, BFD_RELOC_32_PCREL);
var_part_size = 4;
}
break;
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_BYTE):
if (symbolP == NULL)
as_fatal (_("internal inconsistency in %s: bdapq no symbol"),
__func__);
opcodep[0] = S_GET_VALUE (symbolP);
var_part_size = 0;
break;
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_WORD):
/* We had a BDAP 8-bit "quick immediate", now turn it into a 16-bit
one that uses PC autoincrement. */
opcodep[0] = BDAP_PC_LOW + (1 << 4);
opcodep[1] &= 0xF0;
opcodep[1] |= BDAP_INCR_HIGH;
if (symbolP == NULL)
as_fatal (_("internal inconsistency in %s: bdap.w with no symbol"),
__func__);
md_number_to_chars (var_partp, S_GET_VALUE (symbolP), 2);
var_part_size = 2;
break;
case ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_DWORD):
/* We had a BDAP 16-bit "word", change the offset to a dword. */
opcodep[0] = BDAP_PC_LOW + (2 << 4);
opcodep[1] &= 0xF0;
opcodep[1] |= BDAP_INCR_HIGH;
if (fragP->fr_symbol == NULL)
md_number_to_chars (var_partp, fragP->fr_offset, 4);
else
fix_new (fragP, var_partp - fragP->fr_literal, 4, fragP->fr_symbol,
fragP->fr_offset, 0, BFD_RELOC_32);
var_part_size = 4;
break;
case ENCODE_RELAX (STATE_MUL, STATE_BYTE):
/* This is the only time we check position and alignment of the
placement-tracking frag. */
if (sec->alignment_power < 2)
as_bad_where (fragP->fr_file, fragP->fr_line,
_("section alignment must be >= 4 bytes to check MULS/MULU safeness"));
else
{
/* If the address after the MULS/MULU has alignment which is
that of the section and may be that of a cache-size of the
buggy versions, then the MULS/MULU can be placed badly. */
if ((address_of_var_part
& ((1 << sec->alignment_power) - 1) & 31) == 0)
as_bad_where (fragP->fr_file, fragP->fr_line,
_("dangerous MULS/MULU location; give it higher alignment"));
}
break;
default:
BAD_CASE (fragP->fr_subtype);
break;
}
fragP->fr_fix += var_part_size;
}
/* Generate a short jump around a secondary jump table.
Also called from md_create_long_jump, when sufficient. */
void
md_create_short_jump (char *storep, addressT from_addr, addressT to_addr,
fragS *fragP ATTRIBUTE_UNUSED,
symbolS *to_symbol ATTRIBUTE_UNUSED)
{
long int distance;
/* See md_create_long_jump about the comment on the "+ 2". */
long int max_minimal_minus_distance;
long int max_minimal_plus_distance;
long int max_minus_distance;
long int max_plus_distance;
int nop_opcode;
if (cris_arch == arch_crisv32)
{
max_minimal_minus_distance = BRANCH_BB_V32 + 2;
max_minimal_plus_distance = BRANCH_BF_V32 + 2;
max_minus_distance = BRANCH_WB_V32 + 2;
max_plus_distance = BRANCH_WF_V32 + 2;
nop_opcode = NOP_OPCODE_V32;
}
else if (cris_arch == arch_cris_common_v10_v32)
/* Bail out for compatibility mode. (It seems it can be implemented,
perhaps with a 10-byte sequence: "move.d NNNN,$pc/$acr", "jump
$acr", "nop"; but doesn't seem worth it at the moment.) */
as_fatal (_("Out-of-range .word offset handling\
is not implemented for .arch common_v10_v32"));
else
{
max_minimal_minus_distance = BRANCH_BB + 2;
max_minimal_plus_distance = BRANCH_BF + 2;
max_minus_distance = BRANCH_WB + 2;
max_plus_distance = BRANCH_WF + 2;
nop_opcode = NOP_OPCODE;
}
distance = to_addr - from_addr;
if (max_minimal_minus_distance <= distance
&& distance <= max_minimal_plus_distance)
{
/* Create a "short" short jump: "BA distance - 2". */
storep[0] = branch_disp (distance - 2);
storep[1] = BA_QUICK_HIGH;
/* A nop for the delay slot. */
md_number_to_chars (storep + 2, nop_opcode, 2);
/* The extra word should be filled with something sane too. Make it
a nop to keep disassembly sane. */
md_number_to_chars (storep + 4, nop_opcode, 2);
}
else if (max_minus_distance <= distance
&& distance <= max_plus_distance)
{
/* Make it a "long" short jump: "BA (PC+)". */
md_number_to_chars (storep, BA_PC_INCR_OPCODE, 2);
/* ".WORD distance - 4". */
md_number_to_chars (storep + 2,
(long) (distance - 4
- (cris_arch == arch_crisv32
? -4 : 0)),
2);
/* A nop for the delay slot. */
md_number_to_chars (storep + 4, nop_opcode, 2);
}
else
as_bad_where (fragP->fr_file, fragP->fr_line,
_(".word case-table handling failed: table too large"));
}
/* Generate a long jump in a secondary jump table.
storep Where to store the jump instruction.
from_addr Address of the jump instruction.
to_addr Destination address of the jump.
fragP Which frag the destination address operand
lies in.
to_symbol Destination symbol. */
void
md_create_long_jump (char *storep, addressT from_addr, addressT to_addr,
fragS *fragP, symbolS *to_symbol)
{
long int distance;
/* FIXME: What's that "+ 3"? It comes from the magic numbers that
used to be here, it's just translated to the limit macros used in
the relax table. But why + 3? */
long int max_short_minus_distance
= cris_arch != arch_crisv32 ? BRANCH_WB + 3 : BRANCH_WB_V32 + 3;
long int max_short_plus_distance
= cris_arch != arch_crisv32 ? BRANCH_WF + 3 : BRANCH_WF_V32 + 3;
distance = to_addr - from_addr;
if (max_short_minus_distance <= distance
&& distance <= max_short_plus_distance)
{
/* Then make it a "short" long jump. */
md_create_short_jump (storep, from_addr, to_addr, fragP,
to_symbol);
if (cris_arch == arch_crisv32)
md_number_to_chars (storep + 6, NOP_OPCODE_V32, 2);
else
md_number_to_chars (storep + 6, NOP_OPCODE, 2);
}
else
{
/* We have a "long" long jump: "JUMP [PC+]". If CRISv32, always
make it a BA. Else make it an "MOVE [PC=PC+N],P0" if we're supposed
to emit PIC code. */
md_number_to_chars (storep,
cris_arch == arch_crisv32
? BA_DWORD_OPCODE
: (pic ? MOVE_PC_INCR_OPCODE_PREFIX
: JUMP_PC_INCR_OPCODE),
2);
/* Follow with a ".DWORD to_addr", PC-relative for PIC. */
fix_new (fragP, storep + 2 - fragP->fr_literal, 4, to_symbol,
cris_arch == arch_crisv32 ? 6 : 0,
cris_arch == arch_crisv32 || pic ? 1 : 0,
cris_arch == arch_crisv32 || pic
? BFD_RELOC_32_PCREL : BFD_RELOC_32);
/* Follow it with a "NOP" for CRISv32. */
if (cris_arch == arch_crisv32)
md_number_to_chars (storep + 6, NOP_OPCODE_V32, 2);
else if (pic)
/* ...and the rest of the move-opcode for pre-v32 PIC. */
md_number_to_chars (storep + 6, MOVE_PC_INCR_OPCODE_SUFFIX, 2);
}
}
/* Allocate space for the first piece of an insn, and mark it as the
start of the insn for debug-format use. */
static char *
cris_insn_first_word_frag (void)
{
char *insnp = frag_more (2);
/* We need to mark the start of the insn by passing dwarf2_emit_insn
the offset from the current fragment position. This must be done
after the first fragment is created but before any other fragments
(fixed or varying) are created. Note that the offset only
corresponds to the "size" of the insn for a fixed-size,
non-expanded insn. */
if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
dwarf2_emit_insn (2);
return insnp;
}
/* Port-specific assembler initialization. */
void
md_begin (void)
{
int i = 0;
/* Set up a hash table for the instructions. */
op_hash = str_htab_create ();
/* Enable use of ".if ..asm.arch.cris.v32"
and ".if ..asm.arch.cris.common_v10_v32" and a few others. */
symbol_table_insert (symbol_new ("..asm.arch.cris.v32", absolute_section,
&zero_address_frag,
cris_arch == arch_crisv32));
symbol_table_insert (symbol_new ("..asm.arch.cris.v10", absolute_section,
&zero_address_frag,
cris_arch == arch_crisv10));
symbol_table_insert (symbol_new ("..asm.arch.cris.common_v10_v32",
absolute_section,
&zero_address_frag,
cris_arch == arch_cris_common_v10_v32));
symbol_table_insert (symbol_new ("..asm.arch.cris.any_v0_v10",
absolute_section,
&zero_address_frag,
cris_arch == arch_cris_any_v0_v10));
while (cris_opcodes[i].name != NULL)
{
const char *name = cris_opcodes[i].name;
if (! cris_insn_ver_valid_for_arch (cris_opcodes[i].applicable_version,
cris_arch))
{
i++;
continue;
}
if (str_hash_insert (op_hash, name, &cris_opcodes[i], 0) != NULL)
as_fatal (_("duplicate %s"), name);
do
{
if (cris_opcodes[i].match & cris_opcodes[i].lose)
as_fatal (_("Buggy opcode: `%s' \"%s\"\n"), cris_opcodes[i].name,
cris_opcodes[i].args);
++i;
}
while (cris_opcodes[i].name != NULL
&& strcmp (cris_opcodes[i].name, name) == 0);
}
}
/* Assemble a source line. */
void
md_assemble (char *str)
{
struct cris_instruction output_instruction;
struct cris_prefix prefix;
char *opcodep;
char *p;
know (str);
/* Do the low-level grunt - assemble to bits and split up into a prefix
and ordinary insn. */
cris_process_instruction (str, &output_instruction, &prefix);
/* Handle any prefixes to the instruction. */
switch (prefix.kind)
{
case PREFIX_NONE:
break;
/* When the expression is unknown for a BDAP, it can need 0, 2 or 4
extra bytes, so we handle it separately. */
case PREFIX_BDAP_IMM:
/* We only do it if the relocation is unspecified, i.e. not a PIC or TLS
relocation. */
if (prefix.reloc == BFD_RELOC_NONE)
{
gen_bdap (prefix.base_reg_number, &prefix.expr);
break;
}
/* Fall through. */
case PREFIX_BDAP:
case PREFIX_BIAP:
case PREFIX_DIP:
opcodep = cris_insn_first_word_frag ();
/* Output the prefix opcode. */
md_number_to_chars (opcodep, (long) prefix.opcode, 2);
/* Having a specified reloc only happens for DIP and for BDAP with
PIC or TLS operands, but it is ok to drop through here for the other
prefixes as they can have no relocs specified. */
if (prefix.reloc != BFD_RELOC_NONE)
{
unsigned int relocsize
= (prefix.kind == PREFIX_DIP
? 4 : cris_get_specified_reloc_size (prefix.reloc));
p = frag_more (relocsize);
fix_new_exp (frag_now, (p - frag_now->fr_literal), relocsize,
&prefix.expr, 0, prefix.reloc);
}
break;
case PREFIX_PUSH:
opcodep = cris_insn_first_word_frag ();
/* Output the prefix opcode. Being a "push", we add the negative
size of the register to "sp". */
if (output_instruction.spec_reg != NULL)
{
/* Special register. */
opcodep[0] = -output_instruction.spec_reg->reg_size;
}
else
{
/* General register. */
opcodep[0] = -4;
}
opcodep[1] = (REG_SP << 4) + (BDAP_QUICK_OPCODE >> 8);
break;
default:
BAD_CASE (prefix.kind);
}
/* If we only had a prefix insn, we're done. */
if (output_instruction.insn_type == CRIS_INSN_NONE)
return;
/* Done with the prefix. Continue with the main instruction. */
if (prefix.kind == PREFIX_NONE)
opcodep = cris_insn_first_word_frag ();
else
opcodep = frag_more (2);
/* Output the instruction opcode. */
md_number_to_chars (opcodep, (long) (output_instruction.opcode), 2);
/* Output the symbol-dependent instruction stuff. */
if (output_instruction.insn_type == CRIS_INSN_BRANCH)
{
segT to_seg = absolute_section;
int is_undefined = 0;
int length_code;
if (output_instruction.expr.X_op != O_constant)
{
to_seg = S_GET_SEGMENT (output_instruction.expr.X_add_symbol);
if (to_seg == undefined_section)
is_undefined = 1;
}
if (to_seg == now_seg || is_undefined
/* In CRISv32, there *is* a 32-bit absolute branch, so don't
emit the 12-byte sequence for known symbols in other
segments. */
|| (cris_arch == arch_crisv32
&& output_instruction.opcode == BA_QUICK_OPCODE))
{
/* Handle complex expressions. */
valueT addvalue
= (SIMPLE_EXPR (&output_instruction.expr)
? output_instruction.expr.X_add_number
: 0);
symbolS *sym
= (SIMPLE_EXPR (&output_instruction.expr)
? output_instruction.expr.X_add_symbol
: make_expr_symbol (&output_instruction.expr));
/* If is_undefined, the expression may still become now_seg.
That case is handled by md_estimate_size_before_relax. */
length_code = to_seg == now_seg ? STATE_BYTE : STATE_UNDF;
/* Make room for max twelve bytes of variable length for v32 mode
or PIC, ten for v10 and older. */
frag_var (rs_machine_dependent,
(cris_arch == arch_crisv32
|| cris_arch == arch_cris_common_v10_v32
|| pic) ? 12 : 10, 0,
ENCODE_RELAX (cris_arch == arch_crisv32
? (output_instruction.opcode
== BA_QUICK_OPCODE
? STATE_ABS_BRANCH_V32
: STATE_COND_BRANCH_V32)
: (cris_arch == arch_cris_common_v10_v32
? STATE_COND_BRANCH_COMMON
: (pic ? STATE_COND_BRANCH_PIC
: STATE_COND_BRANCH)),
length_code),
sym, addvalue, opcodep);
}
else
{
/* We have: to_seg != now_seg && to_seg != undefined_section.
This means it is a branch to a known symbol in another
section, perhaps an absolute address. Emit a 32-bit branch. */
char *cond_jump
= frag_more ((cris_arch == arch_crisv32
|| cris_arch == arch_cris_common_v10_v32
|| pic)
? 12 : 10);
gen_cond_branch_32 (opcodep, cond_jump, frag_now,
output_instruction.expr.X_add_symbol,
(symbolS *) NULL,
output_instruction.expr.X_add_number);
}
}
else if (output_instruction.insn_type == CRIS_INSN_MUL
&& err_for_dangerous_mul_placement)
/* Create a frag which which we track the location of the mul insn
(in the last two bytes before the mul-frag). */
frag_variant (rs_machine_dependent, 0, 0,
ENCODE_RELAX (STATE_MUL, STATE_BYTE),
NULL, 0, opcodep);
else
{
if (output_instruction.imm_oprnd_size > 0)
{
/* The instruction has an immediate operand. */
enum bfd_reloc_code_real reloc = BFD_RELOC_NONE;
switch (output_instruction.imm_oprnd_size)
{
/* Any byte-size immediate constants are treated as
word-size. FIXME: Thus overflow check does not work
correctly. */
case 2:
/* Note that size-check for the explicit reloc has already
been done when we get here. */
if (output_instruction.reloc != BFD_RELOC_NONE)
reloc = output_instruction.reloc;
else
reloc = BFD_RELOC_16;
break;
case 4:
/* Allow a relocation specified in the operand. */
if (output_instruction.reloc != BFD_RELOC_NONE)
reloc = output_instruction.reloc;
else
reloc = BFD_RELOC_32;
break;
default:
BAD_CASE (output_instruction.imm_oprnd_size);
}
p = frag_more (output_instruction.imm_oprnd_size);
fix_new_exp (frag_now, (p - frag_now->fr_literal),
output_instruction.imm_oprnd_size,
&output_instruction.expr,
reloc == BFD_RELOC_32_PCREL
|| reloc == BFD_RELOC_16_PCREL
|| reloc == BFD_RELOC_8_PCREL, reloc);
}
else if (output_instruction.reloc == BFD_RELOC_CRIS_LAPCQ_OFFSET
&& output_instruction.expr.X_md != 0)
{
/* Handle complex expressions. */
valueT addvalue
= (output_instruction.expr.X_op_symbol != NULL
? 0 : output_instruction.expr.X_add_number);
symbolS *sym
= (output_instruction.expr.X_op_symbol != NULL
? make_expr_symbol (&output_instruction.expr)
: output_instruction.expr.X_add_symbol);
/* This is a relaxing construct, so we need a frag_var rather
than the fix_new_exp call below. */
frag_var (rs_machine_dependent,
4, 0,
ENCODE_RELAX (STATE_LAPC, STATE_UNDF),
sym, addvalue, opcodep);
}
else if (output_instruction.reloc != BFD_RELOC_NONE)
{
/* An immediate operand that has a relocation and needs to be
processed further. */
/* It is important to use fix_new_exp here and everywhere else
(and not fix_new), as fix_new_exp can handle "difference
expressions" - where the expression contains a difference of
two symbols in the same segment. */
fix_new_exp (frag_now, (opcodep - frag_now->fr_literal), 2,
&output_instruction.expr,
output_instruction.reloc == BFD_RELOC_32_PCREL
|| output_instruction.reloc == BFD_RELOC_16_PCREL
|| output_instruction.reloc == BFD_RELOC_8_PCREL
|| (output_instruction.reloc
== BFD_RELOC_CRIS_LAPCQ_OFFSET),
output_instruction.reloc);
}
}
}
/* Helper error-reporting function: calls as_bad for a format string
for a single value and zeroes the offending value (zero assumed
being a valid value) to avoid repeated error reports in later value
checking. */
static void
cris_bad (const char *format, offsetT *valp)
{
/* We cast to long so the format string can assume that format. */
as_bad (format, (long) *valp);
*valp = 0;
}
/* Low level text-to-bits assembly. */
static void
cris_process_instruction (char *insn_text, struct cris_instruction *out_insnp,
struct cris_prefix *prefixp)
{
char *s;
char modified_char = 0;
const char *args;
struct cris_opcode *instruction;
char *operands;
int match = 0;
int mode;
int regno;
int size_bits;
/* Reset these fields to a harmless state in case we need to return in
error. */
prefixp->kind = PREFIX_NONE;
prefixp->reloc = BFD_RELOC_NONE;
out_insnp->insn_type = CRIS_INSN_NONE;
out_insnp->imm_oprnd_size = 0;
/* Find the end of the opcode mnemonic. We assume (true in 2.9.1)
that the caller has translated the opcode to lower-case, up to the
first non-letter. */
for (operands = insn_text; ISLOWER (*operands); ++operands)
;
/* Terminate the opcode after letters, but save the character there if
it was of significance. */
switch (*operands)
{
case '\0':
break;
case '.':
/* Put back the modified character later. */
modified_char = *operands;
/* Fall through. */
case ' ':
/* Consume the character after the mnemonic
and replace it with '\0'. */
*operands++ = '\0';
break;
default:
as_bad (_("Unknown opcode: `%s'"), insn_text);
return;
}
/* Find the instruction. */
instruction = (struct cris_opcode *) str_hash_find (op_hash, insn_text);
if (instruction == NULL)
{
as_bad (_("Unknown opcode: `%s'"), insn_text);
return;
}
/* Put back the modified character. */
switch (modified_char)
{
case 0:
break;
default:
*--operands = modified_char;
}
/* Try to match an opcode table slot. */
for (s = operands;;)
{
int imm_expr_found;
/* Initialize *prefixp, perhaps after being modified for a
"near match". */
prefixp->kind = PREFIX_NONE;
prefixp->reloc = BFD_RELOC_NONE;
/* Initialize *out_insnp. */
memset (out_insnp, 0, sizeof (*out_insnp));
out_insnp->opcode = instruction->match;
out_insnp->reloc = BFD_RELOC_NONE;
out_insnp->insn_type = CRIS_INSN_NORMAL;
out_insnp->imm_oprnd_size = 0;
imm_expr_found = 0;
/* Build the opcode, checking as we go to make sure that the
operands match. */
for (args = instruction->args;; ++args)
{
switch (*args)
{
case '\0':
/* If we've come to the end of arguments, we're done. */
if (*s == '\0')
match = 1;
break;
case '!':
/* Non-matcher character for disassembly.
Ignore it here. */
continue;
case '[':
case ']':
case ',':
case ' ':
/* These must match exactly. */
if (*s++ == *args)
continue;
break;
case 'A':
/* "ACR", case-insensitive.
Handle a sometimes-mandatory dollar sign as register
prefix. */
if (*s == REGISTER_PREFIX_CHAR)
s++;
else if (demand_register_prefix)
break;
if ((*s++ != 'a' && s[-1] != 'A')
|| (*s++ != 'c' && s[-1] != 'C')
|| (*s++ != 'r' && s[-1] != 'R'))
break;
continue;
case 'B':
/* This is not really an operand, but causes a "BDAP
-size,SP" prefix to be output, for PUSH instructions. */
prefixp->kind = PREFIX_PUSH;
continue;
case 'b':
/* This letter marks an operand that should not be matched
in the assembler. It is a branch with 16-bit
displacement. The assembler will create them from the
8-bit flavor when necessary. The assembler does not
support the [rN+] operand, as the [r15+] that is
generated for 16-bit displacements. */
break;
case 'c':
/* A 5-bit unsigned immediate in bits <4:0>. */
if (! cris_get_expression (&s, &out_insnp->expr))
break;
else
{
if (out_insnp->expr.X_op == O_constant
&& (out_insnp->expr.X_add_number < 0
|| out_insnp->expr.X_add_number > 31))
cris_bad (_("Immediate value not in 5 bit unsigned range: %ld"),
&out_insnp->expr.X_add_number);
out_insnp->reloc = BFD_RELOC_CRIS_UNSIGNED_5;
continue;
}
case 'C':
/* A 4-bit unsigned immediate in bits <3:0>. */
if (! cris_get_expression (&s, &out_insnp->expr))
break;
else
{
if (out_insnp->expr.X_op == O_constant
&& (out_insnp->expr.X_add_number < 0
|| out_insnp->expr.X_add_number > 15))
cris_bad (_("Immediate value not in 4 bit unsigned range: %ld"),
&out_insnp->expr.X_add_number);
out_insnp->reloc = BFD_RELOC_CRIS_UNSIGNED_4;
continue;
}
/* For 'd', check for an optional ".d" or ".D" at the
start of the operands, followed by a space character. */
case 'd':
if (modified_char == '.' && *s == '.')
{
if ((s[1] != 'd' && s[1] == 'D')
|| ! ISSPACE (s[2]))
break;
s += 2;
continue;
}
continue;
case 'D':
/* General register in bits <15:12> and <3:0>. */
if (! get_gen_reg (&s, ®no))
break;
else
{
out_insnp->opcode |= regno /* << 0 */;
out_insnp->opcode |= regno << 12;
continue;
}
case 'f':
/* Flags from the condition code register. */
{
int flags = 0;
if (! get_flags (&s, &flags))
break;
out_insnp->opcode |= ((flags & 0xf0) << 8) | (flags & 0xf);
continue;
}
case 'i':
/* A 6-bit signed immediate in bits <5:0>. */
if (! cris_get_expression (&s, &out_insnp->expr))
break;
else
{
if (out_insnp->expr.X_op == O_constant
&& (out_insnp->expr.X_add_number < -32
|| out_insnp->expr.X_add_number > 31))
cris_bad (_("Immediate value not in 6 bit range: %ld"),
&out_insnp->expr.X_add_number);
out_insnp->reloc = BFD_RELOC_CRIS_SIGNED_6;
continue;
}
case 'I':
/* A 6-bit unsigned immediate in bits <5:0>. */
if (! cris_get_expression (&s, &out_insnp->expr))
break;
else
{
if (out_insnp->expr.X_op == O_constant
&& (out_insnp->expr.X_add_number < 0
|| out_insnp->expr.X_add_number > 63))
cris_bad (_("Immediate value not in 6 bit unsigned range: %ld"),
&out_insnp->expr.X_add_number);
out_insnp->reloc = BFD_RELOC_CRIS_UNSIGNED_6;
continue;
}
case 'M':
/* A size modifier, B, W or D, to be put in a bit position
suitable for CLEAR instructions (i.e. reflecting a zero
register). */
if (! get_bwd_size_modifier (&s, &size_bits))
break;
else
{
switch (size_bits)
{
case 0:
out_insnp->opcode |= 0 << 12;
break;
case 1:
out_insnp->opcode |= 4 << 12;
break;
case 2:
out_insnp->opcode |= 8 << 12;
break;
}
continue;
}
case 'm':
/* A size modifier, B, W or D, to be put in bits <5:4>. */
if (modified_char != '.'
|| ! get_bwd_size_modifier (&s, &size_bits))
break;
else
{
out_insnp->opcode |= size_bits << 4;
continue;
}
case 'o':
/* A branch expression. */
if (! cris_get_expression (&s, &out_insnp->expr))
break;
else
{
out_insnp->insn_type = CRIS_INSN_BRANCH;
continue;
}
case 'Q':
/* A 8-bit quick BDAP expression, "expr,R". */
if (! cris_get_expression (&s, &out_insnp->expr))
break;
if (*s != ',')
break;
s++;
if (!get_gen_reg (&s, ®no))
break;
out_insnp->opcode |= regno << 12;
out_insnp->reloc = BFD_RELOC_CRIS_SIGNED_8;
continue;
case 'O':
/* A BDAP expression for any size, "expr,R". */
if (! cris_get_expression (&s, &prefixp->expr))
break;
else
{
if (*s != ',')
break;
s++;
if (!get_gen_reg (&s, &prefixp->base_reg_number))
break;
/* Since 'O' is used with an explicit bdap, we have no
"real" instruction. */
prefixp->kind = PREFIX_BDAP_IMM;
prefixp->opcode
= BDAP_QUICK_OPCODE | (prefixp->base_reg_number << 12);
out_insnp->insn_type = CRIS_INSN_NONE;
continue;
}
case 'P':
/* Special register in bits <15:12>. */
if (! get_spec_reg (&s, &out_insnp->spec_reg))
break;
else
{
/* Use of some special register names come with a
specific warning. Note that we have no ".cpu type"
pseudo yet, so some of this is just unused
framework. */
if (out_insnp->spec_reg->warning)
as_warn ("%s", out_insnp->spec_reg->warning);
else if (out_insnp->spec_reg->applicable_version
== cris_ver_warning)
/* Others have a generic warning. */
as_warn (_("Unimplemented register `%s' specified"),
out_insnp->spec_reg->name);
out_insnp->opcode
|= out_insnp->spec_reg->number << 12;
continue;
}
case 'p':
/* This character is used in the disassembler to
recognize a prefix instruction to fold into the
addressing mode for the next instruction. It is
ignored here. */
continue;
case 'R':
/* General register in bits <15:12>. */
if (! get_gen_reg (&s, ®no))
break;
else
{
out_insnp->opcode |= regno << 12;
continue;
}
case 'r':
/* General register in bits <3:0>. */
if (! get_gen_reg (&s, ®no))
break;
else
{
out_insnp->opcode |= regno /* << 0 */;
continue;
}
case 'S':
/* Source operand in bit <10> and a prefix; a 3-operand
prefix. */
if (! get_3op_or_dip_prefix_op (&s, prefixp))
break;
else
continue;
case 's':
/* Source operand in bits <10>, <3:0> and optionally a
prefix; i.e. an indirect operand or an side-effect
prefix (where valid). */
if (! get_autoinc_prefix_or_indir_op (&s, prefixp, &mode,
®no,
&imm_expr_found,
&out_insnp->expr))
break;
else
{
if (prefixp->kind != PREFIX_NONE)
{
/* A prefix, so it has the autoincrement bit
set. */
out_insnp->opcode |= (AUTOINCR_BIT << 8);
}
else
{
/* No prefix. The "mode" variable contains bits like
whether or not this is autoincrement mode. */
out_insnp->opcode |= (mode << 10);
/* If there was a reloc specifier, then it was
attached to the prefix. Note that we can't check
that the reloc size matches, since we don't have
all the operands yet in all cases. */
if (prefixp->reloc != BFD_RELOC_NONE)
out_insnp->reloc = prefixp->reloc;
}
out_insnp->opcode |= regno /* << 0 */ ;
continue;
}
case 'N':
case 'Y':
/* Like 's', but immediate operand only. Also do not
modify insn. There are no insns where an explicit reloc
specifier makes sense. */
if (cris_get_expression (&s, &out_insnp->expr))
{
imm_expr_found = 1;
continue;
}
break;
case 'n':
/* Like 'N', but PC-relative to the start of the insn.
There might be a :PLT to request a PLT entry. */
if (cris_get_expression (&s, &out_insnp->expr))
{
imm_expr_found = 1;
out_insnp->reloc = BFD_RELOC_32_PCREL;
/* We have to adjust the expression, because that
relocation is to the location *after* the
relocation. So add 2 for the insn and 4 for the
relocation. */
out_insnp->expr.X_add_number += 6;
/* TLS specifiers do not make sense here. */
if (pic && *s == RELOC_SUFFIX_CHAR)
cris_get_reloc_suffix (&s, &out_insnp->reloc,
&out_insnp->expr);
continue;
}
break;
case 'U':
/* Maybe 'u', maybe 'n'. Only for LAPC/LAPCQ. */
if (cris_get_expression (&s, &out_insnp->expr))
{
out_insnp->reloc = BFD_RELOC_CRIS_LAPCQ_OFFSET;
/* Define 1 as relaxing. */
out_insnp->expr.X_md = 1;
continue;
}
break;
case 'u':
/* Four PC-relative bits in <3:0> representing <4:1>:0 of
an offset relative to the beginning of the current
insn. */
if (cris_get_expression (&s, &out_insnp->expr))
{
out_insnp->reloc = BFD_RELOC_CRIS_LAPCQ_OFFSET;
/* Define 0 as non-relaxing. */
out_insnp->expr.X_md = 0;
/* We have to adjust the expression, because that
relocation is to the location *after* the
insn. So add 2 for the insn. */
out_insnp->expr.X_add_number += 2;
continue;
}
break;
case 'x':
/* Rs.m in bits <15:12> and <5:4>. */
if (! get_gen_reg (&s, ®no)
|| ! get_bwd_size_modifier (&s, &size_bits))
break;
else
{
out_insnp->opcode |= (regno << 12) | (size_bits << 4);
continue;
}
case 'y':
/* Source operand in bits <10>, <3:0> and optionally a
prefix; i.e. an indirect operand or an side-effect
prefix.
The difference to 's' is that this does not allow an
"immediate" expression. */
if (! get_autoinc_prefix_or_indir_op (&s, prefixp,
&mode, ®no,
&imm_expr_found,
&out_insnp->expr)
|| imm_expr_found)
break;
else
{
if (prefixp->kind != PREFIX_NONE)
{
/* A prefix, and those matched here always have
side-effects (see 's' case). */
out_insnp->opcode |= (AUTOINCR_BIT << 8);
}
else
{
/* No prefix. The "mode" variable contains bits
like whether or not this is autoincrement
mode. */
out_insnp->opcode |= (mode << 10);
}
out_insnp->opcode |= regno /* << 0 */;
continue;
}
case 'z':
/* Size modifier (B or W) in bit <4>. */
if (! get_bw_size_modifier (&s, &size_bits))
break;
else
{
out_insnp->opcode |= size_bits << 4;
continue;
}
case 'T':
if (cris_arch == arch_crisv32
&& get_sup_reg (&s, ®no))
{
out_insnp->opcode |= regno << 12;
continue;
}
break;
default:
BAD_CASE (*args);
}
/* We get here when we fail a match above or we found a
complete match. Break out of this loop. */
break;
}
/* Was it a match or a miss? */
if (match == 0)
{
/* If it's just that the args don't match, maybe the next
item in the table is the same opcode but with
matching operands. First skip any invalid ones. */
while (instruction[1].name != NULL
&& strcmp (instruction->name, instruction[1].name) == 0
&& ! cris_insn_ver_valid_for_arch (instruction[1]
.applicable_version,
cris_arch))
++instruction;
if (instruction[1].name != NULL
&& strcmp (instruction->name, instruction[1].name) == 0
&& cris_insn_ver_valid_for_arch (instruction[1]
.applicable_version,
cris_arch))
{
/* Yep. Restart and try that one instead. */
++instruction;
s = operands;
continue;
}
else
{
/* We've come to the end of instructions with this
opcode, so it must be an error. */
as_bad (_("Illegal operands"));
/* As discard_rest_of_line, but without continuing to the
next line. */
while (!is_end_of_line[(unsigned char) *input_line_pointer])
input_line_pointer++;
return;
}
}
else
{
/* We have a match. Check if there's anything more to do. */
if (imm_expr_found)
{
/* There was an immediate mode operand, so we must check
that it has an appropriate size. */
switch (instruction->imm_oprnd_size)
{
default:
case SIZE_NONE:
/* Shouldn't happen; this one does not have immediate
operands with different sizes. */
BAD_CASE (instruction->imm_oprnd_size);
break;
case SIZE_FIX_32:
out_insnp->imm_oprnd_size = 4;
break;
case SIZE_SPEC_REG:
if (cris_arch == arch_crisv32)
/* All immediate loads of special registers are
32-bit on CRISv32. */
out_insnp->imm_oprnd_size = 4;
else
switch (out_insnp->spec_reg->reg_size)
{
case 1:
if (out_insnp->expr.X_op == O_constant
&& (out_insnp->expr.X_add_number < -128
|| out_insnp->expr.X_add_number > 255))
cris_bad (_("Immediate value not in 8 bit range: %ld"),
&out_insnp->expr.X_add_number);
/* Fall through. */
case 2:
/* FIXME: We need an indicator in the instruction
table to pass on, to indicate if we need to check
overflow for a signed or unsigned number. */
if (out_insnp->expr.X_op == O_constant
&& (out_insnp->expr.X_add_number < -32768
|| out_insnp->expr.X_add_number > 65535))
cris_bad (_("Immediate value not in 16 bit range: %ld"),
&out_insnp->expr.X_add_number);
out_insnp->imm_oprnd_size = 2;
break;
case 4:
out_insnp->imm_oprnd_size = 4;
break;
default:
BAD_CASE (out_insnp->spec_reg->reg_size);
}
break;
case SIZE_FIELD:
case SIZE_FIELD_SIGNED:
case SIZE_FIELD_UNSIGNED:
switch (size_bits)
{
/* FIXME: Find way to pass un/signedness to
caller, and set reloc type instead, postponing
this check until cris_number_to_imm. That
necessarily corrects the reloc type for the
byte case, maybe requiring further changes. */
case 0:
if (out_insnp->expr.X_op == O_constant)
{
if (instruction->imm_oprnd_size == SIZE_FIELD
&& (out_insnp->expr.X_add_number < -128
|| out_insnp->expr.X_add_number > 255))
cris_bad (_("Immediate value not in 8 bit range: %ld"),
&out_insnp->expr.X_add_number);
else if (instruction->imm_oprnd_size == SIZE_FIELD_SIGNED
&& (out_insnp->expr.X_add_number < -128
|| out_insnp->expr.X_add_number > 127))
cris_bad (_("Immediate value not in 8 bit signed range: %ld"),
&out_insnp->expr.X_add_number);
else if (instruction->imm_oprnd_size == SIZE_FIELD_UNSIGNED
&& (out_insnp->expr.X_add_number < 0
|| out_insnp->expr.X_add_number > 255))
cris_bad (_("Immediate value not in 8 bit unsigned range: %ld"),
&out_insnp->expr.X_add_number);
}
/* Fall through. */
case 1:
if (out_insnp->expr.X_op == O_constant)
{
if (instruction->imm_oprnd_size == SIZE_FIELD
&& (out_insnp->expr.X_add_number < -32768
|| out_insnp->expr.X_add_number > 65535))
cris_bad (_("Immediate value not in 16 bit range: %ld"),
&out_insnp->expr.X_add_number);
else if (instruction->imm_oprnd_size == SIZE_FIELD_SIGNED
&& (out_insnp->expr.X_add_number < -32768
|| out_insnp->expr.X_add_number > 32767))
cris_bad (_("Immediate value not in 16 bit signed range: %ld"),
&out_insnp->expr.X_add_number);
else if (instruction->imm_oprnd_size == SIZE_FIELD_UNSIGNED
&& (out_insnp->expr.X_add_number < 0
|| out_insnp->expr.X_add_number > 65535))
cris_bad (_("Immediate value not in 16 bit unsigned range: %ld"),
&out_insnp->expr.X_add_number);
}
out_insnp->imm_oprnd_size = 2;
break;
case 2:
out_insnp->imm_oprnd_size = 4;
break;
default:
BAD_CASE (out_insnp->spec_reg->reg_size);
}
}
/* If there was a relocation specified for the immediate
expression (i.e. it had a PIC or TLS modifier) check that the
size of the relocation matches the size specified by
the opcode. */
if (out_insnp->reloc != BFD_RELOC_NONE
&& (cris_get_specified_reloc_size (out_insnp->reloc)
!= (unsigned int) out_insnp->imm_oprnd_size))
as_bad (out_insnp->reloc == BFD_RELOC_CRIS_32_GD
|| out_insnp->reloc == BFD_RELOC_CRIS_32_TPREL
|| out_insnp->reloc == BFD_RELOC_CRIS_16_TPREL
|| out_insnp->reloc == BFD_RELOC_CRIS_32_IE
? _("TLS relocation size does not match operand size")
: _("PIC relocation size does not match operand size"));
}
else if (instruction->op == cris_muls_op
|| instruction->op == cris_mulu_op)
out_insnp->insn_type = CRIS_INSN_MUL;
}
break;
}
}
/* Get a B, W, or D size modifier from the string pointed out by *cPP,
which must point to a '.' in front of the modifier. On successful
return, *cPP is advanced to the character following the size
modifier, and is undefined otherwise.
cPP Pointer to pointer to string starting
with the size modifier.
size_bitsp Pointer to variable to contain the size bits on
successful return.
Return 1 iff a correct size modifier is found, else 0. */
static int
get_bwd_size_modifier (char **cPP, int *size_bitsp)
{
if (**cPP != '.')
return 0;
else
{
/* Consume the '.'. */
(*cPP)++;
switch (**cPP)
{
case 'B':
case 'b':
*size_bitsp = 0;
break;
case 'W':
case 'w':
*size_bitsp = 1;
break;
case 'D':
case 'd':
*size_bitsp = 2;
break;
default:
return 0;
}
/* Consume the size letter. */
(*cPP)++;
return 1;
}
}
/* Get a B or W size modifier from the string pointed out by *cPP,
which must point to a '.' in front of the modifier. On successful
return, *cPP is advanced to the character following the size
modifier, and is undefined otherwise.
cPP Pointer to pointer to string starting
with the size modifier.
size_bitsp Pointer to variable to contain the size bits on
successful return.
Return 1 iff a correct size modifier is found, else 0. */
static int
get_bw_size_modifier (char **cPP, int *size_bitsp)
{
if (**cPP != '.')
return 0;
else
{
/* Consume the '.'. */
(*cPP)++;
switch (**cPP)
{
case 'B':
case 'b':
*size_bitsp = 0;
break;
case 'W':
case 'w':
*size_bitsp = 1;
break;
default:
return 0;
}
/* Consume the size letter. */
(*cPP)++;
return 1;
}
}
/* Get a general register from the string pointed out by *cPP. The
variable *cPP is advanced to the character following the general
register name on a successful return, and has its initial position
otherwise.
cPP Pointer to pointer to string, beginning with a general
register name.
regnop Pointer to int containing the register number.
Return 1 iff a correct general register designator is found,
else 0. */
static int
get_gen_reg (char **cPP, int *regnop)
{
char *oldp;
oldp = *cPP;
/* Handle a sometimes-mandatory dollar sign as register prefix. */
if (**cPP == REGISTER_PREFIX_CHAR)
(*cPP)++;
else if (demand_register_prefix)
return 0;
switch (**cPP)
{
case 'P':
case 'p':
/* "P" as in "PC"? Consume the "P". */
(*cPP)++;
if ((**cPP == 'C' || **cPP == 'c')
&& ! ISALNUM ((*cPP)[1])
/* Here's a little twist: For v32 and the compatibility mode,
we only recognize PC as a register number if there's '+]'
after. We don't consume that, but the presence can only be
valid after a register in a post-increment context, which
is also the only valid context for PC as a register for
v32. Not that it's used very often, but saying "MOVE.D
[PC+],R5" should remain valid. It's not supported for
jump-type insns or other insns with no [Rn+] mode, though. */
&& ((cris_arch != arch_crisv32
&& cris_arch != arch_cris_common_v10_v32)
|| ((*cPP)[1] == '+' && (*cPP)[2] == ']')))
{
/* It's "PC": consume the "c" and we're done. */
(*cPP)++;
*regnop = REG_PC;
return 1;
}
break;
/* Like with PC, we recognize ACR, but only if it's *not* followed
by '+', and only for v32. */
case 'A':
case 'a':
if (cris_arch != arch_crisv32
|| ((*cPP)[1] != 'c' && (*cPP)[1] != 'C')
|| ((*cPP)[2] != 'r' && (*cPP)[2] != 'R')
|| ISALNUM ((*cPP)[3])
|| (*cPP)[3] == '+')
break;
(*cPP) += 3;
*regnop = 15;
return 1;
case 'R':
case 'r':
/* Hopefully r[0-9] or r1[0-5]. Consume 'R' or 'r'. */
(*cPP)++;
if (ISDIGIT (**cPP))
{
/* It's r[0-9]. Consume and check the next digit. */
*regnop = **cPP - '0';
(*cPP)++;
if (! ISALNUM (**cPP))
{
/* No more digits, we're done. */
return 1;
}
else
{
/* One more digit. Consume and add. */
*regnop = *regnop * 10 + (**cPP - '0');
/* We need to check for a valid register number; Rn,
0 <= n <= MAX_REG. */
if (*regnop <= MAX_REG)
{
/* Consume second digit. */
(*cPP)++;
return 1;
}
}
}
break;
case 'S':
case 's':
/* "S" as in "SP"? Consume the "S". */
(*cPP)++;
if (**cPP == 'P' || **cPP == 'p')
{
/* It's "SP": consume the "p" and we're done. */
(*cPP)++;
*regnop = REG_SP;
return 1;
}
break;
default:
/* Just here to silence compilation warnings. */
;
}
/* We get here if we fail. Restore the pointer. */
*cPP = oldp;
return 0;
}
/* Get a special register from the string pointed out by *cPP. The
variable *cPP is advanced to the character following the special
register name if one is found, and retains its original position
otherwise.
cPP Pointer to pointer to string starting with a special register
name.
sregpp Pointer to Pointer to struct spec_reg, where a pointer to the
register description will be stored.
Return 1 iff a correct special register name is found. */
static int
get_spec_reg (char **cPP, const struct cris_spec_reg **sregpp)
{
char *s1;
const char *s2;
char *name_begin = *cPP;
const struct cris_spec_reg *sregp;
/* Handle a sometimes-mandatory dollar sign as register prefix. */
if (*name_begin == REGISTER_PREFIX_CHAR)
name_begin++;
else if (demand_register_prefix)
return 0;
/* Loop over all special registers. */
for (sregp = cris_spec_regs; sregp->name != NULL; sregp++)
{
/* Start over from beginning of the supposed name. */
s1 = name_begin;
s2 = sregp->name;
while (*s2 != '\0' && TOLOWER (*s1) == *s2)
{
s1++;
s2++;
}
/* For a match, we must have consumed the name in the table, and we
must be outside what could be part of a name. Assume here that a
test for alphanumerics is sufficient for a name test. */
if (*s2 == 0 && ! ISALNUM (*s1)
&& cris_insn_ver_valid_for_arch (sregp->applicable_version,
cris_arch))
{
/* We have a match. Update the pointer and be done. */
*cPP = s1;
*sregpp = sregp;
return 1;
}
}
/* If we got here, we did not find any name. */
return 0;
}
/* Get a support register from the string pointed out by *cPP. The
variable *cPP is advanced to the character following the support-
register name if one is found, and retains its original position
otherwise.
cPP Pointer to pointer to string starting with a support-register
name.
sregpp Pointer to int containing the register number.
Return 1 iff a correct support-register name is found. */
static int
get_sup_reg (char **cPP, int *regnop)
{
char *s1;
const char *s2;
char *name_begin = *cPP;
const struct cris_support_reg *sregp;
/* Handle a sometimes-mandatory dollar sign as register prefix. */
if (*name_begin == REGISTER_PREFIX_CHAR)
name_begin++;
else if (demand_register_prefix)
return 0;
/* Loop over all support-registers. */
for (sregp = cris_support_regs; sregp->name != NULL; sregp++)
{
/* Start over from beginning of the supposed name. */
s1 = name_begin;
s2 = sregp->name;
while (*s2 != '\0' && TOLOWER (*s1) == *s2)
{
s1++;
s2++;
}
/* For a match, we must have consumed the name in the table, and we
must be outside what could be part of a name. Assume here that a
test for alphanumerics is sufficient for a name test. */
if (*s2 == 0 && ! ISALNUM (*s1))
{
/* We have a match. Update the pointer and be done. */
*cPP = s1;
*regnop = sregp->number;
return 1;
}
}
/* If we got here, we did not find any name. */
return 0;
}
/* Get an unprefixed or side-effect-prefix operand from the string pointed
out by *cPP. The pointer *cPP is advanced to the character following
the indirect operand if we have success, else it contains an undefined
value.
cPP Pointer to pointer to string beginning with the first
character of the supposed operand.
prefixp Pointer to structure containing an optional instruction
prefix.
is_autoincp Pointer to int indicating the indirect or autoincrement
bits.
src_regnop Pointer to int containing the source register number in
the instruction.
imm_foundp Pointer to an int indicating if an immediate expression
is found.
imm_exprP Pointer to a structure containing an immediate
expression, if success and if *imm_foundp is nonzero.
Return 1 iff a correct indirect operand is found. */
static int
get_autoinc_prefix_or_indir_op (char **cPP, struct cris_prefix *prefixp,
int *is_autoincp, int *src_regnop,
int *imm_foundp, expressionS *imm_exprP)
{
/* Assume there was no immediate mode expression. */
*imm_foundp = 0;
if (**cPP == '[')
{
/* So this operand is one of:
Indirect: [rN]
Autoincrement: [rN+]
Indexed with assign: [rN=rM+rO.S]
Offset with assign: [rN=rM+I], [rN=rM+[rO].s], [rN=rM+[rO+].s]
Either way, consume the '['. */
(*cPP)++;
/* Get the rN register. */
if (! get_gen_reg (cPP, src_regnop))
/* If there was no register, then this cannot match. */
return 0;
else
{
/* We got the register, now check the next character. */
switch (**cPP)
{
case ']':
/* Indirect mode. We're done here. */
prefixp->kind = PREFIX_NONE;
*is_autoincp = 0;
break;
case '+':
/* This must be an auto-increment mode, if there's a
match. */
prefixp->kind = PREFIX_NONE;
*is_autoincp = 1;
/* We consume this character and break out to check the
closing ']'. */
(*cPP)++;
break;
case '=':
/* This must be indexed with assign, or offset with assign
to match. Not supported for crisv32 or in
compatibility mode. */
if (cris_arch == arch_crisv32
|| cris_arch == arch_cris_common_v10_v32)
return 0;
(*cPP)++;
/* Either way, the next thing must be a register. */
if (! get_gen_reg (cPP, &prefixp->base_reg_number))
/* No register, no match. */
return 0;
else
{
/* We've consumed "[rN=rM", so we must be looking at
"+rO.s]" or "+I]", or "-I]", or "+[rO].s]" or
"+[rO+].s]". */
if (**cPP == '+')
{
int index_reg_number;
(*cPP)++;
if (**cPP == '[')
{
int size_bits;
/* This must be [rx=ry+[rz].s] or
[rx=ry+[rz+].s] or no match. We must be
looking at rz after consuming the '['. */
(*cPP)++;
if (!get_gen_reg (cPP, &index_reg_number))
return 0;
prefixp->kind = PREFIX_BDAP;
prefixp->opcode
= (BDAP_INDIR_OPCODE
+ (prefixp->base_reg_number << 12)
+ index_reg_number);
if (**cPP == '+')
{
/* We've seen "[rx=ry+[rz+" here, so now we
know that there must be "].s]" left to
check. */
(*cPP)++;
prefixp->opcode |= AUTOINCR_BIT << 8;
}
/* If it wasn't autoincrement, we don't need to
add anything. */
/* Check the next-to-last ']'. */
if (**cPP != ']')
return 0;
(*cPP)++;
/* Check the ".s" modifier. */
if (! get_bwd_size_modifier (cPP, &size_bits))
return 0;
prefixp->opcode |= size_bits << 4;
/* Now we got [rx=ry+[rz+].s or [rx=ry+[rz].s.
We break out to check the final ']'. */
break;
}
/* It wasn't an indirection. Check if it's a
register. */
else if (get_gen_reg (cPP, &index_reg_number))
{
int size_bits;
/* Indexed with assign mode: "[rN+rM.S]". */
prefixp->kind = PREFIX_BIAP;
prefixp->opcode
= (BIAP_OPCODE + (index_reg_number << 12)
+ prefixp->base_reg_number /* << 0 */);
if (! get_bwd_size_modifier (cPP, &size_bits))
/* Size missing, this isn't a match. */
return 0;
else
{
/* Size found, break out to check the
final ']'. */
prefixp->opcode |= size_bits << 4;
break;
}
}
/* Not a register. Then this must be "[rN+I]". */
else if (cris_get_expression (cPP, &prefixp->expr))
{
/* We've got offset with assign mode. Fill
in the blanks and break out to match the
final ']'. */
prefixp->kind = PREFIX_BDAP_IMM;
/* We tentatively put an opcode corresponding to
a 32-bit operand here, although it may be
relaxed when there's no relocation
specifier for the operand. */
prefixp->opcode
= (BDAP_INDIR_OPCODE
| (prefixp->base_reg_number << 12)
| (AUTOINCR_BIT << 8)
| (2 << 4)
| REG_PC /* << 0 */);
/* This can have a PIC suffix, specifying reloc
type to use. */
if ((pic || tls) && **cPP == RELOC_SUFFIX_CHAR)
{
unsigned int relocsize;
cris_get_reloc_suffix (cPP, &prefixp->reloc,
&prefixp->expr);
/* Tweak the size of the immediate operand
in the prefix opcode if it isn't what we
set. */
relocsize
= cris_get_specified_reloc_size (prefixp->reloc);
if (relocsize != 4)
prefixp->opcode
= ((prefixp->opcode & ~(3 << 4))
| ((relocsize >> 1) << 4));
}
break;
}
else
/* Neither register nor expression found, so
this can't be a match. */
return 0;
}
/* Not "[rN+" but perhaps "[rN-"? */
else if (**cPP == '-')
{
/* We must have an offset with assign mode. */
if (! cris_get_expression (cPP, &prefixp->expr))
/* No expression, no match. */
return 0;
else
{
/* We've got offset with assign mode. Fill
in the blanks and break out to match the
final ']'.
Note that we don't allow a relocation
suffix for an operand with a minus
sign. */
prefixp->kind = PREFIX_BDAP_IMM;
break;
}
}
else
/* Neither '+' nor '-' after "[rN=rM". Lose. */
return 0;
}
default:
/* Neither ']' nor '+' nor '=' after "[rN". Lose. */
return 0;
}
}
/* When we get here, we have a match and will just check the closing
']'. We can still fail though. */
if (**cPP != ']')
return 0;
else
{
/* Don't forget to consume the final ']'.
Then return in glory. */
(*cPP)++;
return 1;
}
}
/* No indirection. Perhaps a constant? */
else if (cris_get_expression (cPP, imm_exprP))
{
/* Expression found, this is immediate mode. */
prefixp->kind = PREFIX_NONE;
*is_autoincp = 1;
*src_regnop = REG_PC;
*imm_foundp = 1;
/* This can have a PIC suffix, specifying reloc type to use. The
caller must check that the reloc size matches the operand size. */
if ((pic || tls) && **cPP == RELOC_SUFFIX_CHAR)
cris_get_reloc_suffix (cPP, &prefixp->reloc, imm_exprP);
return 1;
}
/* No luck today. */
return 0;
}
/* This function gets an indirect operand in a three-address operand
combination from the string pointed out by *cPP. The pointer *cPP is
advanced to the character following the indirect operand on success, or
has an unspecified value on failure.
cPP Pointer to pointer to string beginning
with the operand
prefixp Pointer to structure containing an
instruction prefix
Returns 1 iff a correct indirect operand is found. */
static int
get_3op_or_dip_prefix_op (char **cPP, struct cris_prefix *prefixp)
{
int reg_number;
if (**cPP != '[')
/* We must have a '[' or it's a clean failure. */
return 0;
/* Eat the first '['. */
(*cPP)++;
if (**cPP == '[')
{
/* A second '[', so this must be double-indirect mode. */
(*cPP)++;
prefixp->kind = PREFIX_DIP;
prefixp->opcode = DIP_OPCODE;
/* Get the register or fail entirely. */
if (! get_gen_reg (cPP, ®_number))
return 0;
else
{
prefixp->opcode |= reg_number /* << 0 */ ;
if (**cPP == '+')
{
/* Since we found a '+', this must be double-indirect
autoincrement mode. */
(*cPP)++;
prefixp->opcode |= AUTOINCR_BIT << 8;
}
/* There's nothing particular to do, if this was a
double-indirect *without* autoincrement. */
}
/* Check the first ']'. The second one is checked at the end. */
if (**cPP != ']')
return 0;
/* Eat the first ']', so we'll be looking at a second ']'. */
(*cPP)++;
}
/* No second '['. Then we should have a register here, making
it "[rN". */
else if (get_gen_reg (cPP, &prefixp->base_reg_number))
{
/* This must be indexed or offset mode: "[rN+I]" or
"[rN+rM.S]" or "[rN+[rM].S]" or "[rN+[rM+].S]". */
if (**cPP == '+')
{
int index_reg_number;
(*cPP)++;
if (**cPP == '[')
{
/* This is "[rx+["... Expect a register next. */
int size_bits;
(*cPP)++;
if (!get_gen_reg (cPP, &index_reg_number))
return 0;
prefixp->kind = PREFIX_BDAP;
prefixp->opcode
= (BDAP_INDIR_OPCODE
+ (prefixp->base_reg_number << 12)
+ index_reg_number);
/* We've seen "[rx+[ry", so check if this is
autoincrement. */
if (**cPP == '+')
{
/* Yep, now at "[rx+[ry+". */
(*cPP)++;
prefixp->opcode |= AUTOINCR_BIT << 8;
}
/* If it wasn't autoincrement, we don't need to
add anything. */
/* Check a first closing ']': "[rx+[ry]" or
"[rx+[ry+]". */
if (**cPP != ']')
return 0;
(*cPP)++;
/* Now expect a size modifier ".S". */
if (! get_bwd_size_modifier (cPP, &size_bits))
return 0;
prefixp->opcode |= size_bits << 4;
/* Ok, all interesting stuff has been seen:
"[rx+[ry+].S" or "[rx+[ry].S". We only need to
expect a final ']', which we'll do in a common
closing session. */
}
/* Seen "[rN+", but not a '[', so check if we have a
register. */
else if (get_gen_reg (cPP, &index_reg_number))
{
/* This is indexed mode: "[rN+rM.S]" or
"[rN+rM.S+]". */
int size_bits;
prefixp->kind = PREFIX_BIAP;
prefixp->opcode
= (BIAP_OPCODE
| prefixp->base_reg_number /* << 0 */
| (index_reg_number << 12));
/* Consume the ".S". */
if (! get_bwd_size_modifier (cPP, &size_bits))
/* Missing size, so fail. */
return 0;
else
/* Size found. Add that piece and drop down to
the common checking of the closing ']'. */
prefixp->opcode |= size_bits << 4;
}
/* Seen "[rN+", but not a '[' or a register, so then
it must be a constant "I".
As a quality of implementation improvement, we check for a
closing ']', like in an erroneous "[rN+]". If we don't,
the expression parser will emit a confusing "bad
expression" when it sees the ']', probably because it
doesn't like seeing no expression. */
else if (**cPP != ']' && cris_get_expression (cPP, &prefixp->expr))
{
/* Expression found, so fill in the bits of offset
mode and drop down to check the closing ']'. */
prefixp->kind = PREFIX_BDAP_IMM;
/* We tentatively put an opcode corresponding to a 32-bit
operand here, although it may be relaxed when there's no
PIC specifier for the operand. */
prefixp->opcode
= (BDAP_INDIR_OPCODE
| (prefixp->base_reg_number << 12)
| (AUTOINCR_BIT << 8)
| (2 << 4)
| REG_PC /* << 0 */);
/* This can have a PIC suffix, specifying reloc type to use. */
if ((pic || tls) && **cPP == RELOC_SUFFIX_CHAR)
{
unsigned int relocsize;
cris_get_reloc_suffix (cPP, &prefixp->reloc, &prefixp->expr);
/* Tweak the size of the immediate operand in the prefix
opcode if it isn't what we set. */
relocsize = cris_get_specified_reloc_size (prefixp->reloc);
if (relocsize != 4)
prefixp->opcode
= ((prefixp->opcode & ~(3 << 4))
| ((relocsize >> 1) << 4));
}
}
else
/* Nothing valid here: lose. */
return 0;
}
/* Seen "[rN" but no '+', so check if it's a '-'. */
else if (**cPP == '-')
{
/* Yep, we must have offset mode. */
if (! cris_get_expression (cPP, &prefixp->expr))
/* No expression, so we lose. */
return 0;
else
{
/* Expression found to make this offset mode, so
fill those bits and drop down to check the
closing ']'.
Note that we don't allow a PIC suffix for
an operand with a minus sign like this. */
prefixp->kind = PREFIX_BDAP_IMM;
}
}
else
{
/* We've seen "[rN", but not '+' or '-'; rather a ']'.
Hmm. Normally this is a simple indirect mode that we
shouldn't match, but if we expect ']', then we have a
zero offset, so it can be a three-address-operand,
like "[rN],rO,rP", thus offset mode.
Don't eat the ']', that will be done in the closing
ceremony. */
prefixp->expr.X_op = O_constant;
prefixp->expr.X_add_number = 0;
prefixp->expr.X_add_symbol = NULL;
prefixp->expr.X_op_symbol = NULL;
prefixp->kind = PREFIX_BDAP_IMM;
}
}
/* A '[', but no second '[', and no register. Check if we
have an expression, making this "[I]" for a double-indirect
prefix. */
else if (cris_get_expression (cPP, &prefixp->expr))
{
/* Expression found, the so called absolute mode for a
double-indirect prefix on PC. */
prefixp->kind = PREFIX_DIP;
prefixp->opcode = DIP_OPCODE | (AUTOINCR_BIT << 8) | REG_PC;
prefixp->reloc = BFD_RELOC_32;
/* For :GD and :IE, it makes sense to have TLS specifiers here. */
if ((pic || tls) && **cPP == RELOC_SUFFIX_CHAR)
cris_get_reloc_suffix (cPP, &prefixp->reloc, &prefixp->expr);
}
else
/* Neither '[' nor register nor expression. We lose. */
return 0;
/* We get here as a closing ceremony to a successful match. We just
need to check the closing ']'. */
if (**cPP != ']')
/* Oops. Close but no air-polluter. */
return 0;
/* Don't forget to consume that ']', before returning in glory. */
(*cPP)++;
return 1;
}
/* Get an expression from the string pointed out by *cPP.
The pointer *cPP is advanced to the character following the expression
on a success, or retains its original value otherwise.
cPP Pointer to pointer to string beginning with the expression.
exprP Pointer to structure containing the expression.
Return 1 iff a correct expression is found. */
static int
cris_get_expression (char **cPP, expressionS *exprP)
{
char *saved_input_line_pointer;
/* The "expression" function expects to find an expression at the
global variable input_line_pointer, so we have to save it to give
the impression that we don't fiddle with global variables. */
saved_input_line_pointer = input_line_pointer;
input_line_pointer = *cPP;
/* Avoid a common error, confusing addressing modes. Beware that the
call to expression below does not signal that error; it treats []
as parentheses, unless #define NEED_INDEX_OPERATOR in which case it
gives them other confusing semantics rather than plain outlawing
them, which is what we want. */
if (*input_line_pointer == '[')
{
input_line_pointer = saved_input_line_pointer;
return 0;
}
expression (exprP);
if (exprP->X_op == O_illegal || exprP->X_op == O_absent)
{
input_line_pointer = saved_input_line_pointer;
return 0;
}
/* Everything seems to be fine, just restore the global
input_line_pointer and say we're successful. */
*cPP = input_line_pointer;
input_line_pointer = saved_input_line_pointer;
return 1;
}
/* Get a sequence of flag characters from *spp. The pointer *cPP is
advanced to the character following the expression. The flag
characters are consecutive, no commas or spaces.
cPP Pointer to pointer to string beginning with the expression.
flagp Pointer to int to return the flags expression.
Return 1 iff a correct flags expression is found. */
static int
get_flags (char **cPP, int *flagsp)
{
for (;;)
{
switch (**cPP)
{
case 'd':
case 'D':
if (! cris_insn_ver_valid_for_arch (cris_ver_v0_3,
cris_arch))
return 0;
*flagsp |= 0x80;
break;
case 'm':
case 'M':
if (! cris_insn_ver_valid_for_arch (cris_ver_v8_10,
cris_arch))
return 0;
*flagsp |= 0x80;
break;
case 'e':
case 'E':
if (! cris_insn_ver_valid_for_arch (cris_ver_v0_3,
cris_arch))
return 0;
*flagsp |= 0x40;
break;
case 'b':
case 'B':
if (! cris_insn_ver_valid_for_arch (cris_ver_v8_10,
cris_arch))
return 0;
*flagsp |= 0x40;
break;
case 'p':
case 'P':
if (! cris_insn_ver_valid_for_arch (cris_ver_v32p,
cris_arch))
return 0;
*flagsp |= 0x80;
break;
case 'u':
case 'U':
if (! cris_insn_ver_valid_for_arch (cris_ver_v32p,
cris_arch))
return 0;
*flagsp |= 0x40;
break;
case 'i':
case 'I':
*flagsp |= 0x20;
break;
case 'x':
case 'X':
*flagsp |= 0x10;
break;
case 'n':
case 'N':
*flagsp |= 0x8;
break;
case 'z':
case 'Z':
*flagsp |= 0x4;
break;
case 'v':
case 'V':
*flagsp |= 0x2;
break;
case 'c':
case 'C':
*flagsp |= 1;
break;
default:
/* We consider this successful if we stop at a comma or
whitespace. Anything else, and we consider it a failure. */
if (**cPP != ','
&& **cPP != 0
&& ! ISSPACE (**cPP))
return 0;
else
return 1;
}
/* Don't forget to consume each flag character. */
(*cPP)++;
}
}
/* Generate code and fixes for a BDAP prefix.
For v32, this handles ADDOQ because thankfully the opcodes are the
same.
base_regno Int containing the base register number.
exprP Pointer to structure containing the offset expression. */
static void
gen_bdap (int base_regno, expressionS *exprP)
{
unsigned int opcode;
char *opcodep;
/* Put out the prefix opcode; assume quick immediate mode at first. */
opcode = BDAP_QUICK_OPCODE | (base_regno << 12);
opcodep = cris_insn_first_word_frag ();
md_number_to_chars (opcodep, opcode, 2);
if (exprP->X_op == O_constant)
{
/* We have an absolute expression that we know the size of right
now. */
long int value;
int size;
value = exprP->X_add_number;
if (value < -32768 || value > 32767)
/* Outside range for a "word", make it a dword. */
size = 2;
else
/* Assume "word" size. */
size = 1;
/* If this is a signed-byte value, we can fit it into the prefix
insn itself. */
if (value >= -128 && value <= 127)
opcodep[0] = value;
else
{
/* This is a word or dword displacement, which will be put in a
word or dword after the prefix. */
char *p;
opcodep[0] = BDAP_PC_LOW + (size << 4);
opcodep[1] &= 0xF0;
opcodep[1] |= BDAP_INCR_HIGH;
p = frag_more (1 << size);
md_number_to_chars (p, value, 1 << size);
}
}
else
{
/* Handle complex expressions. */
valueT addvalue
= SIMPLE_EXPR (exprP) ? exprP->X_add_number : 0;
symbolS *sym
= (SIMPLE_EXPR (exprP)
? exprP->X_add_symbol : make_expr_symbol (exprP));
/* The expression is not defined yet but may become absolute. We
make it a relocation to be relaxed. */
frag_var (rs_machine_dependent, 4, 0,
ENCODE_RELAX (STATE_BASE_PLUS_DISP_PREFIX, STATE_UNDF),
sym, addvalue, opcodep);
}
}
/* Encode a branch displacement in the range -256..254 into the form used
by CRIS conditional branch instructions.
offset The displacement value in bytes. */
static int
branch_disp (int offset)
{
int disp;
/* Adjust all short branch offsets here. */
if (cris_arch == arch_crisv32 || cris_arch == arch_cris_common_v10_v32)
offset += 2;
disp = offset & 0xFE;
if (offset < 0)
disp |= 1;
return disp;
}
/* Generate code and fixes for a 32-bit conditional branch instruction
created by "extending" an existing 8-bit branch instruction.
opcodep Pointer to the word containing the original 8-bit branch
instruction.
writep Pointer to "extension area" following the first instruction
word.
fragP Pointer to the frag containing the instruction.
add_symP, Parts of the destination address expression.
sub_symP,
add_num. */
static void
gen_cond_branch_32 (char *opcodep, char *writep, fragS *fragP,
symbolS *add_symP, symbolS *sub_symP, long int add_num)
{
int nop_opcode;
int opc_offset;
int branch_offset;
if (cris_arch == arch_crisv32)
{
nop_opcode = NOP_OPCODE_V32;
opc_offset = 10;
branch_offset = -2 - 8;
}
else if (pic)
{
nop_opcode = NOP_OPCODE;
opc_offset = 10;
branch_offset = -2 - 8;
}
else
{
nop_opcode = NOP_OPCODE;
opc_offset = 8;
branch_offset = -2 - 6;
}
/* We should never get here for compatibility mode. */
if (cris_arch == arch_cris_common_v10_v32)
as_fatal (_("Calling gen_cond_branch_32 for .arch common_v10_v32\n"));
if (warn_for_branch_expansion)
as_warn_where (fragP->fr_file, fragP->fr_line,
_("32-bit conditional branch generated"));
/* Here, writep points to what will be opcodep + 2. First, we change
the actual branch in opcodep[0] and opcodep[1], so that in the
final insn, it will look like:
opcodep+10: Bcc .-6
This means we don't have to worry about changing the opcode or
messing with the delay-slot instruction. So, we move it to last in
the "extended" branch, and just change the displacement. Admittedly,
it's not the optimal extended construct, but we should get this
rarely enough that it shouldn't matter. */
writep[opc_offset] = branch_disp (branch_offset);
writep[opc_offset + 1] = opcodep[1];
/* Then, we change the branch to an unconditional branch over the
extended part, to the new location of the Bcc:
opcodep: BA .+10
opcodep+2: NOP
Note that these two writes are to currently different locations,
merged later. */
md_number_to_chars (opcodep, BA_QUICK_OPCODE
+ (cris_arch == arch_crisv32 ? 12 : (pic ? 10 : 8)),
2);
md_number_to_chars (writep, nop_opcode, 2);
/* Then the extended thing, the 32-bit jump insn.
opcodep+4: JUMP [PC+]
or, in the PIC case,
opcodep+4: MOVE [PC=PC+N],P0. */
md_number_to_chars (writep + 2,
cris_arch == arch_crisv32
? BA_DWORD_OPCODE
: (pic ? MOVE_PC_INCR_OPCODE_PREFIX
: JUMP_PC_INCR_OPCODE), 2);
/* We have to fill in the actual value too.
opcodep+6: .DWORD
This is most probably an expression, but we can cope with an absolute
value too. FIXME: Testcase needed with and without pic. */
if (add_symP == NULL && sub_symP == NULL)
{
/* An absolute address. */
if (pic || cris_arch == arch_crisv32)
fix_new (fragP, writep + 4 - fragP->fr_literal, 4,
section_symbol (absolute_section),
add_num
+ (cris_arch == arch_crisv32 ? 6 : 0),
1, BFD_RELOC_32_PCREL);
else
md_number_to_chars (writep + 4, add_num, 4);
}
else
{
if (sub_symP != NULL)
as_bad_where (fragP->fr_file, fragP->fr_line,
_("Complex expression not supported"));
/* Not absolute, we have to make it a frag for later evaluation. */
fix_new (fragP, writep + 4 - fragP->fr_literal, 4, add_symP,
add_num + (cris_arch == arch_crisv32 ? 6 : 0),
pic || cris_arch == arch_crisv32 ? 1 : 0,
pic || cris_arch == arch_crisv32
? BFD_RELOC_32_PCREL : BFD_RELOC_32);
}
if (cris_arch == arch_crisv32)
/* Follow it with a "NOP" for CRISv32. */
md_number_to_chars (writep + 8, NOP_OPCODE_V32, 2);
else if (pic)
/* ...and the rest of the move-opcode for pre-v32 PIC. */
md_number_to_chars (writep + 8, MOVE_PC_INCR_OPCODE_SUFFIX, 2);
}
/* Get the size of an immediate-reloc in bytes. Only valid for
specified relocs (TLS, PIC). */
static unsigned int
cris_get_specified_reloc_size (bfd_reloc_code_real_type reloc)
{
return
reloc == BFD_RELOC_CRIS_16_GOTPLT
|| reloc == BFD_RELOC_CRIS_16_GOT
|| reloc == BFD_RELOC_CRIS_16_GOT_GD
|| reloc == BFD_RELOC_CRIS_16_DTPREL
|| reloc == BFD_RELOC_CRIS_16_GOT_TPREL
|| reloc == BFD_RELOC_CRIS_16_TPREL
? 2 : 4;
}
/* Store a reloc type at *RELOCP corresponding to the PIC suffix at *CPP.
Adjust *EXPRP with any addend found after the PIC suffix. */
static void
cris_get_reloc_suffix (char **cPP, bfd_reloc_code_real_type *relocp,
expressionS *exprP)
{
char *s = *cPP;
unsigned int i;
expressionS const_expr;
const struct pic_suffixes_struct
{
const char *const suffix;
unsigned int len;
bfd_reloc_code_real_type reloc;
bool pic_p;
bool tls_p;
} pic_suffixes[] =
{
#undef PICMAP
#define PICMAP(s, r) {s, sizeof (s) - 1, r, true, false}
#define PICTLSMAP(s, r) {s, sizeof (s) - 1, r, true, true}
#define TLSMAP(s, r) {s, sizeof (s) - 1, r, false, true}
/* Keep this in order with longest unambiguous prefix first. */
PICMAP ("GOTPLT16", BFD_RELOC_CRIS_16_GOTPLT),
PICMAP ("GOTPLT", BFD_RELOC_CRIS_32_GOTPLT),
PICMAP ("PLTG", BFD_RELOC_CRIS_32_PLT_GOTREL),
PICMAP ("PLT", BFD_RELOC_CRIS_32_PLT_PCREL),
PICMAP ("GOTOFF", BFD_RELOC_CRIS_32_GOTREL),
PICMAP ("GOT16", BFD_RELOC_CRIS_16_GOT),
PICMAP ("GOT", BFD_RELOC_CRIS_32_GOT),
PICTLSMAP ("GDGOTREL16", BFD_RELOC_CRIS_16_GOT_GD),
PICTLSMAP ("GDGOTREL", BFD_RELOC_CRIS_32_GOT_GD),
TLSMAP ("GD", BFD_RELOC_CRIS_32_GD),
PICTLSMAP ("DTPREL16", BFD_RELOC_CRIS_16_DTPREL),
PICTLSMAP ("DTPREL", BFD_RELOC_CRIS_32_DTPREL),
TLSMAP ("IE", BFD_RELOC_CRIS_32_IE),
PICTLSMAP ("TPOFFGOT16", BFD_RELOC_CRIS_16_GOT_TPREL),
PICTLSMAP ("TPOFFGOT", BFD_RELOC_CRIS_32_GOT_TPREL),
TLSMAP ("TPOFF16", BFD_RELOC_CRIS_16_TPREL),
TLSMAP ("TPOFF", BFD_RELOC_CRIS_32_TPREL)
};
/* We've already seen the ':', so consume it. */
s++;
for (i = 0; i < sizeof (pic_suffixes)/sizeof (pic_suffixes[0]); i++)
{
if (strncmp (s, pic_suffixes[i].suffix, pic_suffixes[i].len) == 0
&& ! is_part_of_name (s[pic_suffixes[i].len])
/* PIC and non-PIC relocations are exclusive. */
&& (pic != 0) == (pic_suffixes[i].pic_p != 0)
/* But TLS can be active for non-TLS relocations too. */
&& (pic_suffixes[i].tls_p == 0 || tls))
{
/* We have a match. Consume the suffix and set the relocation
type. */
s += pic_suffixes[i].len;
/* There can be a constant term appended. If so, we will add it
to *EXPRP. */
if (*s == '+' || *s == '-')
{
if (! cris_get_expression (&s, &const_expr))
/* There was some kind of syntax error. Bail out. */
break;
/* Allow complex expressions as the constant part. It still
has to be an assembly-time constant or there will be an
error emitting the reloc. This makes the PIC qualifiers
idempotent; foo:GOTOFF+32 == foo+32:GOTOFF. The former we
recognize here; the latter is parsed in the incoming
expression. */
exprP->X_add_symbol = make_expr_symbol (exprP);
exprP->X_op = O_add;
exprP->X_add_number = 0;
exprP->X_op_symbol = make_expr_symbol (&const_expr);
}
*relocp = pic_suffixes[i].reloc;
*cPP = s;
return;
}
}
/* No match. Don't consume anything; fall back and there will be a
syntax error. */
}
/* This *could* have been:
Turn a string in input_line_pointer into a floating point constant
of type TYPE, and store the appropriate bytes in *LITP. The number
of LITTLENUMS emitted is stored in *SIZEP.
type A character from FLTCHARS that describes what kind of
floating-point number is wanted.
litp A pointer to an array that the result should be stored in.
sizep A pointer to an integer where the size of the result is stored.
But we don't support floating point constants in assembly code *at all*,
since it's suboptimal and just opens up bug opportunities. GCC emits
the bit patterns as hex. All we could do here is to emit what GCC
would have done in the first place. *Nobody* writes floating-point
code as assembly code, but if they do, they should be able enough to
find out the correct bit patterns and use them. */
const char *
md_atof (int type ATTRIBUTE_UNUSED, char *litp ATTRIBUTE_UNUSED,
int *sizep ATTRIBUTE_UNUSED)
{
/* FIXME: Is this function mentioned in the internals.texi manual? If
not, add it. */
return _("Bad call to md_atof () - floating point formats are not supported");
}
/* Turn a number as a fixS * into a series of bytes that represents the
number on the target machine. The purpose of this procedure is the
same as that of md_number_to_chars but this procedure is supposed to
handle general bit field fixes and machine-dependent fixups.
bufp Pointer to an array where the result should be stored.
val The value to store.
n The number of bytes in "val" that should be stored.
fixP The fix to be applied to the bit field starting at bufp.
seg The segment containing this number. */
static void
cris_number_to_imm (char *bufp, long val, int n, fixS *fixP, segT seg)
{
segT sym_seg;
know (n <= 4);
know (fixP);
/* We put the relative "vma" for the other segment for inter-segment
relocations in the object data to stay binary "compatible" (with an
uninteresting old version) for the relocation.
Maybe delete some day. */
if (fixP->fx_addsy
&& (sym_seg = S_GET_SEGMENT (fixP->fx_addsy)) != seg)
val += sym_seg->vma;
if (fixP->fx_addsy != NULL || fixP->fx_pcrel)
switch (fixP->fx_r_type)
{
/* These must be fully resolved when getting here. */
case BFD_RELOC_16_PCREL:
case BFD_RELOC_8_PCREL:
as_bad_where (fixP->fx_file, fixP->fx_line,
_("PC-relative relocation must be trivially resolved"));
default:
;
}
/* Only use the computed value for old-arch binaries. For all
others, where we're going to output a relocation, put 0 in the
code. */
if (cris_arch != arch_cris_any_v0_v10
&& (fixP->fx_addsy != NULL || fixP->fx_pcrel))
val = 0;
switch (fixP->fx_r_type)
{
/* Ditto here, we put the addend into the object code as
well as the reloc addend. Keep it that way for now, to simplify
regression tests on the object file contents. FIXME: Seems
uninteresting now that we have a test suite. */
case BFD_RELOC_CRIS_32_GOT_GD:
case BFD_RELOC_CRIS_16_GOT_GD:
case BFD_RELOC_CRIS_32_GD:
case BFD_RELOC_CRIS_32_IE:
case BFD_RELOC_CRIS_32_DTPREL:
case BFD_RELOC_CRIS_16_DTPREL:
case BFD_RELOC_CRIS_32_GOT_TPREL:
case BFD_RELOC_CRIS_16_GOT_TPREL:
case BFD_RELOC_CRIS_32_TPREL:
case BFD_RELOC_CRIS_16_TPREL:
#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
if (IS_ELF && fixP->fx_addsy != NULL)
S_SET_THREAD_LOCAL (fixP->fx_addsy);
#endif
/* Fall through. */
case BFD_RELOC_CRIS_16_GOT:
case BFD_RELOC_CRIS_32_GOT:
case BFD_RELOC_CRIS_32_GOTREL:
case BFD_RELOC_CRIS_16_GOTPLT:
case BFD_RELOC_CRIS_32_GOTPLT:
case BFD_RELOC_CRIS_32_PLT_GOTREL:
case BFD_RELOC_CRIS_32_PLT_PCREL:
/* We don't want to put in any kind of non-zero bits in the data
being relocated for these. */
md_number_to_chars (bufp, 0, n);
break;
case BFD_RELOC_32_PCREL:
/* If this one isn't fully resolved, we don't want to put non-zero
in the object. */
if (fixP->fx_addsy != NULL || fixP->fx_pcrel)
val = 0;
/* Fall through. */
case BFD_RELOC_32:
/* No use having warnings here, since most hosts have a 32-bit type
for "long" (which will probably change soon, now that I wrote
this). */
bufp[3] = (val >> 24) & 0xFF;
bufp[2] = (val >> 16) & 0xFF;
bufp[1] = (val >> 8) & 0xFF;
bufp[0] = val & 0xFF;
break;
/* FIXME: The 16 and 8-bit cases should have a way to check
whether a signed or unsigned (or any signedness) number is
accepted. */
case BFD_RELOC_16:
case BFD_RELOC_16_PCREL:
if (val > 0xffff || val < -32768)
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Value not in 16 bit range: %ld"), val);
bufp[1] = (val >> 8) & 0xFF;
bufp[0] = val & 0xFF;
break;
case BFD_RELOC_CRIS_SIGNED_16:
if (val > 32767 || val < -32768)
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Value not in 16 bit signed range: %ld"), val);
bufp[1] = (val >> 8) & 0xFF;
bufp[0] = val & 0xFF;
break;
case BFD_RELOC_8:
case BFD_RELOC_8_PCREL:
if (val > 255 || val < -128)
as_bad_where (fixP->fx_file, fixP->fx_line, _("Value not in 8 bit range: %ld"), val);
bufp[0] = val & 0xFF;
break;
case BFD_RELOC_CRIS_SIGNED_8:
if (val > 127 || val < -128)
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Value not in 8 bit signed range: %ld"), val);
bufp[0] = val & 0xFF;
break;
case BFD_RELOC_CRIS_LAPCQ_OFFSET:
/* FIXME: Test-cases for out-of-range values. Probably also need
to use as_bad_where. */
case BFD_RELOC_CRIS_UNSIGNED_4:
if (val > 15 || val < 0)
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Value not in 4 bit unsigned range: %ld"), val);
bufp[0] |= val & 0x0F;
break;
case BFD_RELOC_CRIS_UNSIGNED_5:
if (val > 31 || val < 0)
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Value not in 5 bit unsigned range: %ld"), val);
bufp[0] |= val & 0x1F;
break;
case BFD_RELOC_CRIS_SIGNED_6:
if (val > 31 || val < -32)
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Value not in 6 bit range: %ld"), val);
bufp[0] |= val & 0x3F;
break;
case BFD_RELOC_CRIS_UNSIGNED_6:
if (val > 63 || val < 0)
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Value not in 6 bit unsigned range: %ld"), val);
bufp[0] |= val & 0x3F;
break;
case BFD_RELOC_CRIS_BDISP8:
bufp[0] = branch_disp (val);
break;
case BFD_RELOC_NONE:
/* May actually happen automatically. For example at broken
words, if the word turns out not to be broken.
FIXME: When? Which testcase? */
if (! fixP->fx_addsy)
md_number_to_chars (bufp, val, n);
break;
case BFD_RELOC_VTABLE_INHERIT:
/* This borrowed from tc-ppc.c on a whim. */
if (fixP->fx_addsy
&& !S_IS_DEFINED (fixP->fx_addsy)
&& !S_IS_WEAK (fixP->fx_addsy))
S_SET_WEAK (fixP->fx_addsy);
/* Fall through. */
case BFD_RELOC_VTABLE_ENTRY:
fixP->fx_done = 0;
break;
default:
BAD_CASE (fixP->fx_r_type);
}
}
/* Processes machine-dependent command line options. Called once for
each option on the command line that the machine-independent part of
GAS does not understand. */
int
md_parse_option (int arg, const char *argp ATTRIBUTE_UNUSED)
{
switch (arg)
{
case 'H':
case 'h':
printf (_("Please use --help to see usage and options for this assembler.\n"));
md_show_usage (stdout);
exit (EXIT_SUCCESS);
case 'N':
warn_for_branch_expansion = 1;
break;
case OPTION_NO_US:
demand_register_prefix = true;
if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
as_bad (_("--no-underscore is invalid with a.out format"));
else
symbols_have_leading_underscore = false;
break;
case OPTION_US:
demand_register_prefix = false;
symbols_have_leading_underscore = true;
break;
case OPTION_PIC:
if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
as_bad (_("--pic is invalid for this object format"));
pic = true;
if (cris_arch != arch_crisv32)
md_long_jump_size = cris_any_v0_v10_long_jump_size_pic;
else
md_long_jump_size = crisv32_long_jump_size;
break;
case OPTION_ARCH:
{
const char *str = argp;
enum cris_archs argarch = cris_arch_from_string (&str);
if (argarch == arch_cris_unknown)
as_bad (_("invalid <arch> in --march=<arch>: %s"), argp);
else
cris_arch = argarch;
if (argarch == arch_crisv32)
{
err_for_dangerous_mul_placement = 0;
md_long_jump_size = crisv32_long_jump_size;
}
else
{
if (pic)
md_long_jump_size = cris_any_v0_v10_long_jump_size_pic;
else
md_long_jump_size = cris_any_v0_v10_long_jump_size;
}
}
break;
case OPTION_MULBUG_ABORT_OFF:
err_for_dangerous_mul_placement = 0;
break;
case OPTION_MULBUG_ABORT_ON:
err_for_dangerous_mul_placement = 1;
break;
default:
return 0;
}
return 1;
}
/* Round up a section size to the appropriate boundary. */
valueT
md_section_align (segT segment, valueT size)
{
/* Round all sects to multiple of 4, except the bss section, which
we'll round to word-size.
FIXME: Check if this really matters. All sections should be
rounded up, and all sections should (optionally) be assumed to be
dword-aligned, it's just that there is actual usage of linking to a
multiple of two. */
if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
{
if (segment == bss_section)
return (size + 1) & ~1;
return (size + 3) & ~3;
}
else
{
/* FIXME: Is this wanted? It matches the testsuite, but that's not
really a valid reason. */
if (segment == text_section)
return (size + 3) & ~3;
}
return size;
}
/* Generate a machine-dependent relocation. */
arelent *
tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixP)
{
arelent *relP;
bfd_reloc_code_real_type code;
switch (fixP->fx_r_type)
{
case BFD_RELOC_CRIS_SIGNED_8:
code = BFD_RELOC_8;
break;
case BFD_RELOC_CRIS_SIGNED_16:
code = BFD_RELOC_16;
break;
case BFD_RELOC_CRIS_16_GOT:
case BFD_RELOC_CRIS_32_GOT:
case BFD_RELOC_CRIS_16_GOTPLT:
case BFD_RELOC_CRIS_32_GOTPLT:
case BFD_RELOC_CRIS_32_GOTREL:
case BFD_RELOC_CRIS_32_PLT_GOTREL:
case BFD_RELOC_CRIS_32_PLT_PCREL:
case BFD_RELOC_32:
case BFD_RELOC_32_PCREL:
case BFD_RELOC_16:
case BFD_RELOC_8:
case BFD_RELOC_VTABLE_INHERIT:
case BFD_RELOC_VTABLE_ENTRY:
case BFD_RELOC_CRIS_UNSIGNED_8:
case BFD_RELOC_CRIS_UNSIGNED_16:
case BFD_RELOC_CRIS_LAPCQ_OFFSET:
case BFD_RELOC_CRIS_32_GOT_GD:
case BFD_RELOC_CRIS_16_GOT_GD:
case BFD_RELOC_CRIS_32_GD:
case BFD_RELOC_CRIS_32_IE:
case BFD_RELOC_CRIS_32_DTPREL:
case BFD_RELOC_CRIS_16_DTPREL:
case BFD_RELOC_CRIS_32_GOT_TPREL:
case BFD_RELOC_CRIS_16_GOT_TPREL:
case BFD_RELOC_CRIS_32_TPREL:
case BFD_RELOC_CRIS_16_TPREL:
code = fixP->fx_r_type;
break;
default:
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Semantics error. This type of operand can not be relocated, it must be an assembly-time constant"));
return 0;
}
relP = XNEW (arelent);
gas_assert (relP != 0);
relP->sym_ptr_ptr = XNEW (asymbol *);
*relP->sym_ptr_ptr = symbol_get_bfdsym (fixP->fx_addsy);
relP->address = fixP->fx_frag->fr_address + fixP->fx_where;
relP->addend = fixP->fx_offset;
/* This is the standard place for KLUDGEs to work around bugs in
bfd_install_relocation (first such note in the documentation
appears with binutils-2.8).
That function bfd_install_relocation does the wrong thing with
putting stuff into the addend of a reloc (it should stay out) for a
weak symbol. The really bad thing is that it adds the
"segment-relative offset" of the symbol into the reloc. In this
case, the reloc should instead be relative to the symbol with no
other offset than the assembly code shows; and since the symbol is
weak, any local definition should be ignored until link time (or
thereafter).
To wit: weaksym+42 should be weaksym+42 in the reloc,
not weaksym+(offset_from_segment_of_local_weaksym_definition)
To "work around" this, we subtract the segment-relative offset of
"known" weak symbols. This evens out the extra offset.
That happens for a.out but not for ELF, since for ELF,
bfd_install_relocation uses the "special function" field of the
howto, and does not execute the code that needs to be undone. */
if (OUTPUT_FLAVOR == bfd_target_aout_flavour
&& fixP->fx_addsy && S_IS_WEAK (fixP->fx_addsy)
&& ! bfd_is_und_section (S_GET_SEGMENT (fixP->fx_addsy)))
{
relP->addend -= S_GET_VALUE (fixP->fx_addsy);
}
relP->howto = bfd_reloc_type_lookup (stdoutput, code);
if (! relP->howto)
{
const char *name;
name = S_GET_NAME (fixP->fx_addsy);
if (name == NULL)
name = _("<unknown>");
as_fatal (_("Cannot generate relocation type for symbol %s, code %s"),
name, bfd_get_reloc_code_name (code));
}
return relP;
}
/* Machine-dependent usage-output. */
void
md_show_usage (FILE *stream)
{
/* The messages are formatted to line up with the generic options. */
fprintf (stream, _("CRIS-specific options:\n"));
fprintf (stream, "%s",
_(" -h, -H Don't execute, print this help text. Deprecated.\n"));
fprintf (stream, "%s",
_(" -N Warn when branches are expanded to jumps.\n"));
fprintf (stream, "%s",
_(" --underscore User symbols are normally prepended with underscore.\n"));
fprintf (stream, "%s",
_(" Registers will not need any prefix.\n"));
fprintf (stream, "%s",
_(" --no-underscore User symbols do not have any prefix.\n"));
fprintf (stream, "%s",
_(" Registers will require a `$'-prefix.\n"));
#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
fprintf (stream, "%s",
_(" --pic Enable generation of position-independent code.\n"));
#endif
fprintf (stream, "%s",
_(" --march=<arch> Generate code for <arch>. Valid choices for <arch>\n\
are v0_v10, v10, v32 and common_v10_v32.\n"));
}
/* Apply a fixS (fixup of an instruction or data that we didn't have
enough info to complete immediately) to the data in a frag. */
void
md_apply_fix (fixS *fixP, valueT *valP, segT seg)
{
/* This assignment truncates upper bits if valueT is 64 bits (as with
--enable-64-bit-bfd), which is fine here, though we cast to avoid
any compiler warnings. */
long val = (long) *valP;
char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
fixP->fx_done = 1;
/* We can't actually support subtracting a symbol. */
if (fixP->fx_subsy != (symbolS *) NULL)
as_bad_subtract (fixP);
/* This operand-type is scaled. */
if (fixP->fx_r_type == BFD_RELOC_CRIS_LAPCQ_OFFSET)
val /= 2;
cris_number_to_imm (buf, val, fixP->fx_size, fixP, seg);
}
/* All relocations are relative to the location just after the fixup;
the address of the fixup plus its size. */
long
md_pcrel_from (fixS *fixP)
{
valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
/* FIXME: We get here only at the end of assembly, when X in ".-X" is
still unknown. Since we don't have pc-relative relocations in a.out,
this is invalid. What to do if anything for a.out, is to add
pc-relative relocations everywhere including the elinux program
loader. For ELF, allow straight-forward PC-relative relocations,
which are always relative to the location after the relocation. */
if (OUTPUT_FLAVOR != bfd_target_elf_flavour
|| (fixP->fx_r_type != BFD_RELOC_8_PCREL
&& fixP->fx_r_type != BFD_RELOC_16_PCREL
&& fixP->fx_r_type != BFD_RELOC_32_PCREL
&& fixP->fx_r_type != BFD_RELOC_CRIS_LAPCQ_OFFSET))
as_bad_where (fixP->fx_file, fixP->fx_line,
_("Invalid pc-relative relocation"));
return fixP->fx_size + addr;
}
/* We have no need to give defaults for symbol-values. */
symbolS *
md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
{
return 0;
}
/* If this function returns non-zero, it prevents the relocation
against symbol(s) in the FIXP from being replaced with relocations
against section symbols, and guarantees that a relocation will be
emitted even when the value can be resolved locally. */
int
md_cris_force_relocation (struct fix *fixp)
{
switch (fixp->fx_r_type)
{
case BFD_RELOC_CRIS_16_GOT:
case BFD_RELOC_CRIS_32_GOT:
case BFD_RELOC_CRIS_16_GOTPLT:
case BFD_RELOC_CRIS_32_GOTPLT:
case BFD_RELOC_CRIS_32_GOTREL:
case BFD_RELOC_CRIS_32_PLT_GOTREL:
case BFD_RELOC_CRIS_32_PLT_PCREL:
return 1;
default:
;
}
return generic_force_reloc (fixp);
}
/* Check and emit error if broken-word handling has failed to fix up a
case-table. This is called from write.c, after doing everything it
knows about how to handle broken words. */
void
tc_cris_check_adjusted_broken_word (offsetT new_offset, struct broken_word *brokwP)
{
if (new_offset > 32767 || new_offset < -32768)
/* We really want a genuine error, not a warning, so make it one. */
as_bad_where (brokwP->frag->fr_file, brokwP->frag->fr_line,
_("Adjusted signed .word (%ld) overflows: `switch'-statement too large."),
(long) new_offset);
}
/* Make a leading REGISTER_PREFIX_CHAR mandatory for all registers. */
static void
cris_force_reg_prefix (void)
{
demand_register_prefix = true;
}
/* Do not demand a leading REGISTER_PREFIX_CHAR for all registers. */
static void
cris_relax_reg_prefix (void)
{
demand_register_prefix = false;
}
/* Adjust for having a leading '_' on all user symbols. */
static void
cris_sym_leading_underscore (void)
{
/* We can't really do anything more than assert that what the program
thinks symbol starts with agrees with the command-line options, since
the bfd is already created. */
if (!symbols_have_leading_underscore)
as_bad (_(".syntax %s requires command-line option `--underscore'"),
SYNTAX_USER_SYM_LEADING_UNDERSCORE);
}
/* Adjust for not having any particular prefix on user symbols. */
static void cris_sym_no_leading_underscore (void)
{
if (symbols_have_leading_underscore)
as_bad (_(".syntax %s requires command-line option `--no-underscore'"),
SYNTAX_USER_SYM_NO_LEADING_UNDERSCORE);
}
/* Handle the .syntax pseudo, which takes an argument that decides what
syntax the assembly code has. */
static void
s_syntax (int ignore ATTRIBUTE_UNUSED)
{
static const struct syntaxes
{
const char *const operand;
void (*fn) (void);
} syntax_table[] =
{{SYNTAX_ENFORCE_REG_PREFIX, cris_force_reg_prefix},
{SYNTAX_RELAX_REG_PREFIX, cris_relax_reg_prefix},
{SYNTAX_USER_SYM_LEADING_UNDERSCORE, cris_sym_leading_underscore},
{SYNTAX_USER_SYM_NO_LEADING_UNDERSCORE, cris_sym_no_leading_underscore}};
const struct syntaxes *sp;
for (sp = syntax_table;
sp < syntax_table + sizeof (syntax_table) / sizeof (syntax_table[0]);
sp++)
{
if (strncmp (input_line_pointer, sp->operand,
strlen (sp->operand)) == 0)
{
(sp->fn) ();
input_line_pointer += strlen (sp->operand);
demand_empty_rest_of_line ();
return;
}
}
as_bad (_("Unknown .syntax operand"));
}
/* Wrapper for dwarf2_directive_file to emit error if this is seen when
not emitting ELF. */
static void
s_cris_file (int dummy)
{
if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
as_bad (_("Pseudodirective .file is only valid when generating ELF"));
else
dwarf2_directive_file (dummy);
}
/* Wrapper for dwarf2_directive_loc to emit error if this is seen when not
emitting ELF. */
static void
s_cris_loc (int dummy)
{
if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
as_bad (_("Pseudodirective .loc is only valid when generating ELF"));
else
dwarf2_directive_loc (dummy);
}
/* Worker for .dtpoffd: generate a R_CRIS_32_DTPREL reloc, as for
expr:DTPREL but for use in debug info. */
static void
s_cris_dtpoff (int bytes)
{
expressionS ex;
char *p;
if (bytes != 4)
as_fatal (_("internal inconsistency problem: %s called for %d bytes"),
__func__, bytes);
expression (&ex);
p = frag_more (bytes);
md_number_to_chars (p, 0, bytes);
fix_new_exp (frag_now, p - frag_now->fr_literal, bytes, &ex, false,
BFD_RELOC_CRIS_32_DTPREL);
demand_empty_rest_of_line ();
}
/* Translate a <arch> string (as common to --march=<arch> and .arch <arch>)
into an enum. If the string *STR is recognized, *STR is updated to point
to the end of the string. If the string is not recognized,
arch_cris_unknown is returned. */
static enum cris_archs
cris_arch_from_string (const char **str)
{
static const struct cris_arch_struct
{
const char *const name;
enum cris_archs arch;
} arch_table[] =
/* Keep in order longest-first for choices where one is a prefix
of another. */
{{"v0_v10", arch_cris_any_v0_v10},
{"v10", arch_crisv10},
{"v32", arch_crisv32},
{"common_v10_v32", arch_cris_common_v10_v32}};
const struct cris_arch_struct *ap;
for (ap = arch_table;
ap < arch_table + sizeof (arch_table) / sizeof (arch_table[0]);
ap++)
{
int len = strlen (ap->name);
if (strncmp (*str, ap->name, len) == 0
&& (str[0][len] == 0 || ISSPACE (str[0][len])))
{
*str += strlen (ap->name);
return ap->arch;
}
}
return arch_cris_unknown;
}
/* Return nonzero if architecture version ARCH matches version range in
IVER. */
static int
cris_insn_ver_valid_for_arch (enum cris_insn_version_usage iver,
enum cris_archs arch)
{
switch (arch)
{
case arch_cris_any_v0_v10:
return
(iver == cris_ver_version_all
|| iver == cris_ver_warning
|| iver == cris_ver_v0_3
|| iver == cris_ver_v3p
|| iver == cris_ver_v0_10
|| iver == cris_ver_sim_v0_10
|| iver == cris_ver_v3_10
|| iver == cris_ver_v8
|| iver == cris_ver_v8p
|| iver == cris_ver_v8_10
|| iver == cris_ver_v10
|| iver == cris_ver_v10p);
case arch_crisv32:
return
(iver == cris_ver_version_all
|| iver == cris_ver_v3p
|| iver == cris_ver_v8p
|| iver == cris_ver_v10p
|| iver == cris_ver_v32p);
case arch_cris_common_v10_v32:
return
(iver == cris_ver_version_all
|| iver == cris_ver_v3p
|| iver == cris_ver_v8p
|| iver == cris_ver_v10p);
case arch_crisv0:
return
(iver == cris_ver_version_all
|| iver == cris_ver_v0_3
|| iver == cris_ver_v0_10
|| iver == cris_ver_sim_v0_10);
case arch_crisv3:
return
(iver == cris_ver_version_all
|| iver == cris_ver_v0_3
|| iver == cris_ver_v3p
|| iver == cris_ver_v0_10
|| iver == cris_ver_sim_v0_10
|| iver == cris_ver_v3_10);
case arch_crisv8:
return
(iver == cris_ver_version_all
|| iver == cris_ver_v3p
|| iver == cris_ver_v0_10
|| iver == cris_ver_sim_v0_10
|| iver == cris_ver_v3_10
|| iver == cris_ver_v8
|| iver == cris_ver_v8p
|| iver == cris_ver_v8_10);
case arch_crisv10:
return
(iver == cris_ver_version_all
|| iver == cris_ver_v3p
|| iver == cris_ver_v0_10
|| iver == cris_ver_sim_v0_10
|| iver == cris_ver_v3_10
|| iver == cris_ver_v8p
|| iver == cris_ver_v8_10
|| iver == cris_ver_v10
|| iver == cris_ver_v10p);
default:
BAD_CASE (arch);
}
}
/* Assert that the .arch ARCHCHOICE1 is compatible with the specified or
default --march=<ARCHCHOICE2> option. */
static void
s_cris_arch (int dummy ATTRIBUTE_UNUSED)
{
/* Right now we take the easy route and check for sameness. It's not
obvious that allowing e.g. --march=v32 and .arch common_v0_v32
would be more useful than confusing, implementation-wise and
user-wise. */
const char *str = input_line_pointer;
enum cris_archs arch = cris_arch_from_string (&str);
if (arch == arch_cris_unknown)
{
as_bad (_("unknown operand to .arch"));
/* For this one, str does not reflect the end of the operand,
since there was no matching arch. Skip it manually; skip
things that can be part of a word (a name). */
while (is_part_of_name (*str))
str++;
}
else if (arch != cris_arch)
as_bad (_(".arch <arch> requires a matching --march=... option"));
input_line_pointer = (char *) str;
demand_empty_rest_of_line ();
return;
}
/*
* Local variables:
* eval: (c-set-style "gnu")
* indent-tabs-mode: t
* End:
*/
|