Age | Commit message (Expand) | Author | Files | Lines |
2019-04-29 | S12Z: Opcodes: Fix crash when trying to decode a truncated operation. | John Darrington | 2 | -1/+5 |
2019-04-26 | [MIPS] Add load-link, store-conditional paired instructions | Andrew Bennett | 2 | -0/+13 |
2019-04-24 | S12Z: Opcodes: Handle bit map operations with non-canonical operands. | John Darrington | 2 | -3/+6 |
2019-04-24 | S12Z: s12z-opc.h: Add extern "C" bracketing | John Darrington | 2 | -1/+13 |
2019-04-15 | [binutils, ARM, 16/16] Add support to VLDR and VSTR of system registers | Andre Vieira | 2 | -1/+59 |
2019-04-15 | [binutils, ARM, 15/16] Add support for VSCCLRM | Andre Vieira | 2 | -0/+38 |
2019-04-15 | [opcodes, ARM, 14/16] Add mode availability to coprocessor table entries | Andre Vieira | 2 | -413/+443 |
2019-04-15 | [binutils, ARM, 13/16] Add support for CLRM | Andre Vieira | 2 | -2/+21 |
2019-04-15 | [binutils, ARM, 12/16] Scalar Low Overhead loop instructions for Armv8.1-M Ma... | Andre Vieira | 2 | -0/+42 |
2019-04-15 | [binutils, ARM, 11/16] New BFCSEL instruction for Armv8.1-M Mainline | Andre Vieira | 2 | -0/+13 |
2019-04-15 | [binutils, ARM, 10/16] BFCSEL infrastructure with new global reloc R_ARM_THM_... | Andre Vieira | 2 | -0/+22 |
2019-04-15 | [binutils, ARM, 9/16] New BFL instruction for Armv8.1-M Mainline | Andre Vieira | 2 | -0/+6 |
2019-04-15 | [binutils, ARM, 8/16] BFL infrastructure with new global reloc R_ARM_THM_BF18 | Andre Vieira | 2 | -0/+22 |
2019-04-15 | [binutils, ARM, 7/16] New BFX and BFLX instruction for Armv8.1-M Mainline | Andre Vieira | 2 | -0/+15 |
2019-04-15 | [binutils, ARM, 6/16] New BF instruction for Armv8.1-M Mainline | Andre Vieira | 2 | -0/+9 |
2019-04-15 | [binutils, ARM, 5/16] BF insns infrastructure with new global reloc R_ARM_THM... | Andre Vieira | 2 | -0/+22 |
2019-04-15 | [binutils, ARM, 3/16] BF insns infrastructure with new bfd_reloc_code_real fo... | Andre Vieira | 2 | -0/+12 |
2019-04-15 | [binutils, ARM, 1/16] Add support for Armv8.1-M Mainline CLI | Andre Vieira | 2 | -0/+5 |
2019-04-12 | S12Z: opcodes: Replace "operator" with "optr". | John Darrington | 4 | -29/+34 |
2019-04-11 | [BINUTILS, AArch64, 2/2] Update Store Allocation Tag instructions | Sudakshina Das | 6 | -165/+186 |
2019-04-11 | [BINUTILS, AArch64, 1/2] Add new LDGM/STGM instruction | Sudakshina Das | 5 | -1541/+1572 |
2019-04-09 | [MIPS] Add RDHWR with the SEL field for MIPS R6. | Robert Suchanek | 2 | -0/+5 |
2019-04-08 | x86: Consolidate AVX512 BF16 entries in i386-opc.tbl | H.J. Lu | 3 | -282/+34 |
2019-04-07 | print_insn_powerpc tidy | Alan Modra | 2 | -26/+29 |
2019-04-07 | PR24421, Wrong brackets in opcodes/arm-dis.c | Alan Modra | 2 | -213/+219 |
2019-04-05 | x86: Support Intel AVX512 BF16 | Xuepeng Guo | 8 | -4133/+4576 |
2019-04-05 | PowerPC bc extended branch mnemonics and "y" hints | Alan Modra | 2 | -141/+148 |
2019-04-05 | PowerPC disassembler: Don't emit trailing spaces | Alan Modra | 2 | -4/+16 |
2019-04-04 | Add extended mnemonics for bctar. Fix setting of 'at' branch hints. | Peter Bergner | 2 | -49/+298 |
2019-03-28 | PR24390, Don't decode mtfsb field as a cr field | Alan Modra | 3 | -6/+20 |
2019-03-25 | Arm: Fix Arm disassembler mapping symbol search. | Tamar Christina | 2 | -148/+107 |
2019-03-25 | AArch64: Have -D override mapping symbol as documented. | Tamar Christina | 2 | -1/+7 |
2019-03-25 | AArch64: Fix AArch64 disassembler mapping symbol search | Tamar Christina | 2 | -6/+43 |
2019-03-25 | AArch64: Fix disassembler bug with out-of-order sections | Tamar Christina | 2 | -1/+11 |
2019-03-19 | ix86: Disable AVX512F when disabling AVX2 | H.J. Lu | 3 | -7/+14 |
2019-03-18 | x86: Optimize EVEX vector load/store instructions | H.J. Lu | 3 | -12/+19 |
2019-03-12 | Add missing changelogs for previous commits. | Andreas Krebbel | 1 | -0/+9 |
2019-03-12 | S/390: arch13: Adjust to recent changes | Andreas Krebbel | 1 | -5/+5 |
2019-03-12 | S/390: arch13: Add instruction descriptions | Andreas Krebbel | 1 | -101/+115 |
2019-02-08 | Add missing ChangeLog files for previous patch. | Jim Wilson | 1 | -0/+5 |
2019-02-08 | RISC-V: Compress 3-operand beq/bne against x0. | Jim Wilson | 1 | -0/+2 |
2019-02-07 | Arm: Backport hlt to all architectures. | Tamar Christina | 2 | -1/+6 |
2019-02-07 | AArch64: Add verifier for By elem Single and Double sized instructions. | Tamar Christina | 4 | -9/+46 |
2019-02-07 | Updated Swedish translation for the opcodes sub-directory | Nick Clifton | 2 | -308/+352 |
2019-01-31 | S/390: Implement instruction set extensions | Andreas Krebbel | 4 | -0/+117 |
2019-01-25 | AArch64: Add missing changelog for Update encodings for stg, st2g, stzg and s... | Tamar Christina | 1 | -0/+9 |
2019-01-25 | AArch64: Update encodings for stg, st2g, stzg and st2zg. | Sudi Das | 1 | -10/+10 |
2019-01-25 | AArch64: Add new STZGM instruction for Armv8.5-A Memory Tagging Extension. | Sudi Das | 5 | -1580/+1599 |
2019-01-25 | AArch64: Remove ldgv and stgv instructions from Armv8.5-A Memory Tagging Exte... | Sudi Das | 10 | -1709/+1658 |
2019-01-23 | Updated translations for some of the binutils subdirectory. | Nick Clifton | 2 | -305/+351 |