Age | Commit message (Expand) | Author | Files | Lines |
2015-10-08 | Fix compile time warning compiling ARC port. | Nick Clifton | 1 | -0/+4 |
2015-10-07 | Avoid using 'template' C++ keyword | Yao Qi | 1 | -0/+6 |
2015-10-07 | New ARC implementation. | Nick Clifton | 1 | -0/+11 |
2015-10-02 | [aarch64] expose disas_aarch64_insn and rename it to aarch64_decode_insn | Yao Qi | 1 | -0/+7 |
2015-10-02 | [aarch64] Remove argument pc from disas_aarch64_insn | Yao Qi | 1 | -0/+5 |
2015-09-29 | Add support for extensions in the .machine pseudoop on S/390, e.g. ".machine ... | Dominik Vogt | 1 | -0/+6 |
2015-09-28 | Updare French translation for binutils and German translation for opcodes. | Nick Clifton | 1 | -0/+4 |
2015-09-28 | Patches for illegal ppc 500 instructions | Tom Rix | 1 | -0/+4 |
2015-09-23 | Fix compile time warnings generated when compiling with clang. | Nick Clifton | 1 | -0/+18 |
2015-09-22 | Enhance the RX disassembler to detect and report bad instructions. | Nick Clifton | 1 | -0/+12 |
2015-09-22 | opcodes/ppc-opc.c: Add dscr and ctrl SPR mnemonics | Anton Blanchard | 1 | -0/+4 |
2015-08-25 | Support for the sparc %pmcdper privileged register. | Jose E. Marchesi | 1 | -0/+5 |
2015-08-24 | Fix the partial disassembly of a broken three byte instruction at the end of ... | Jan Stancek | 1 | -0/+4 |
2015-08-21 | PR binutils/18257: Properly decode x86/Intel mask instructions. | Alexander Fomin | 1 | -0/+37 |
2015-08-17 | Trailing space in opcodes/ generated files | Alan Modra | 1 | -0/+9 |
2015-08-13 | Fixes for unpredictable nops and 26-bit versions of teq,tst,cmn,cmp. | Andre Vieira | 1 | -0/+8 |
2015-08-12 | [MIPS] Map 'move' to 'or'. | Simon Dardis | 1 | -0/+6 |
2015-08-11 | Fix the disassembly of the AArch64 SIMD EXT instruction. | Nick Clifton | 1 | -0/+6 |
2015-08-10 | Add SIGRIE instruction for MIPS R6 | Robert Suchanek | 1 | -0/+4 |
2015-08-07 | Remove CpuFMA4 support from CPU_ZNVER1_FLAGS. | Amit Pawar | 1 | -0/+5 |
2015-07-30 | Properly disassemble movnti in Intel mode | H.J. Lu | 1 | -0/+10 |
2015-07-27 | Regenerate configure files | H.J. Lu | 1 | -0/+4 |
2015-07-23 | Fix ubsan signed integer overflow | Alan Modra | 1 | -1/+6 |
2015-07-22 | Fix memory operand size for vcvtt?ps2u?qq instructions | H.J. Lu | 1 | -0/+9 |
2015-07-16 | Updates the ARM disassembler's output of floating point constants to include ... | Alessandro Marzocchi | 1 | -0/+7 |
2015-07-14 | Sync config/warnings.m4 with GCC | H.J. Lu | 1 | -0/+4 |
2015-07-10 | Add missing changelog entries | Alan Modra | 1 | -0/+4 |
2015-07-03 | Remove ppc860, ppc750cl, ppc7450 insns from common ppc. | Alan Modra | 1 | -0/+6 |
2015-07-01 | Opcodes and assembler support for Nios II R2 | Sandra Loosemore | 1 | -0/+22 |
2015-06-30 | Add support for monitorx/mwaitx instructions | Amit Pawar | 1 | -0/+13 |
2015-06-22 | PPC sync instruction accepts invalid and incompatible operands | Peter Bergner | 1 | -0/+7 |
2015-06-22 | Stop "objdump -d" from disassembling past a symbolic address. | Nick Clifton | 1 | -0/+14 |
2015-06-19 | Allow for optional operands with non-zero default values. | Peter Bergner | 1 | -0/+11 |
2015-06-16 | [AArch64] Support id_mmfr4 system register | Matthew Wahab | 1 | -0/+4 |
2015-06-16 | Fixes a compile time warnng about left shifting a negative value. | Szabolcs Nagy | 1 | -0/+4 |
2015-06-12 | Remove unused MTMSRD_L macro and re-add accidentally deleted comment. | Peter Bergner | 1 | -0/+5 |
2015-06-04 | Fixes the check for emulated MSP430 instrucrtions that take no operands. | Nick Clifton | 1 | -0/+5 |
2015-06-02 | [ARM] Add support for ARMv8.1 PAN extension | Matthew Wahab | 1 | -0/+5 |
2015-06-02 | [ARM] Rework CPU feature selection in the disassembler | Matthew Wahab | 1 | -0/+5 |
2015-06-02 | [AArch64] Support for ARMv8.1a Adv.SIMD instructions | Matthew Wahab | 1 | -0/+9 |
2015-06-02 | [AArch64] Support for ARMv8.1a Limited Ordering Regions extension | Matthew Wahab | 1 | -0/+10 |
2015-06-01 | [AArch64][libopcode] Add support for PAN architecture extension | Matthew Wahab | 1 | -0/+8 |
2015-06-01 | x86/Intel: fix i386_optab[] for vcvt{,u}si2s{d,s} | Jan Beulich | 1 | -0/+4 |
2015-06-01 | x86/Intel: disassemble vcvt{,u}si2s{d,s} with correct operand order | Jan Beulich | 1 | -0/+5 |
2015-06-01 | x86/Intel: accept mandated operand order for vcvt{,u}si2s{d,s} | Jan Beulich | 1 | -0/+5 |
2015-05-18 | Remove Disp32 from AMD64 direct call/jmp | H.J. Lu | 1 | -0/+5 |
2015-05-15 | Support AMD64/Intel ISAs in assembler/disassembler | H.J. Lu | 1 | -0/+20 |
2015-05-14 | Fix some PPC assembler errors. | Peter Bergner | 1 | -0/+7 |
2015-05-13 | Add missing ChangeLog entries for PR binutis/18386 | H.J. Lu | 1 | -0/+13 |
2015-05-11 | Remove Disp16|Disp32 from 64-bit direct branches | H.J. Lu | 1 | -0/+7 |