1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
|
/* Verify that overloaded built-ins for vec_cmp with __int128
inputs produce the right code. */
/* { dg-do compile } */
/* { dg-require-effective-target power10_ok } */
/* { dg-require-effective-target int128 } */
/* { dg-options "-mdejagnu-cpu=power10 -O2" } */
#include <altivec.h>
vector bool __int128
test_eq (vector signed __int128 x, vector signed __int128 y)
{
return vec_cmpeq (x, y);
}
vector bool __int128
testu_eq (vector unsigned __int128 x, vector unsigned __int128 y)
{
return vec_cmpeq (x, y);
}
vector bool __int128
test_ge (vector signed __int128 x, vector signed __int128 y)
{
return vec_cmpge (x, y);
}
vector bool __int128
testu_ge (vector unsigned __int128 x, vector unsigned __int128 y)
{
return vec_cmpge (x, y);
}
vector bool __int128
test_gt (vector signed __int128 x, vector signed __int128 y)
{
return vec_cmpgt (x, y);
}
vector bool __int128
testu_gt (vector unsigned __int128 x, vector unsigned __int128 y)
{
return vec_cmpgt (x, y);
}
vector bool __int128
test_le (vector signed __int128 x, vector signed __int128 y)
{
return vec_cmple (x, y);
}
vector bool __int128
testu_le (vector unsigned __int128 x, vector unsigned __int128 y)
{
return vec_cmple (x, y);
}
vector bool __int128
test_lt (vector signed __int128 x, vector signed __int128 y)
{
return vec_cmplt (x, y);
}
vector bool __int128
testu_lt (vector unsigned __int128 x, vector unsigned __int128 y)
{
return vec_cmplt (x, y);
}
vector bool __int128
test_ne (vector signed __int128 x, vector signed __int128 y)
{
return vec_cmpne (x, y);
}
vector bool __int128
testu_ne (vector unsigned __int128 x, vector unsigned __int128 y)
{
return vec_cmpne (x, y);
}
/* { dg-final { scan-assembler-times "vcmpequq" 4 } } */
/* { dg-final { scan-assembler-times "vcmpgtsq" 4 } } */
/* { dg-final { scan-assembler-times "vcmpgtuq" 4 } } */
/* { dg-final { scan-assembler-times "xxlnor" 6 } } */
|