aboutsummaryrefslogtreecommitdiff
path: root/gcc
diff options
context:
space:
mode:
authorGCC Administrator <gccadmin@gcc.gnu.org>2025-05-05 00:17:44 +0000
committerGCC Administrator <gccadmin@gcc.gnu.org>2025-05-05 00:17:44 +0000
commit5bf7e32c20992007d9046a7e350e00b7cb8e1676 (patch)
tree04332d4b89f6dc81cd1a74debede9486c80f2791 /gcc
parent8094ab80e5623d240f48a4b932c06c08b9e124f2 (diff)
downloadgcc-5bf7e32c20992007d9046a7e350e00b7cb8e1676.zip
gcc-5bf7e32c20992007d9046a7e350e00b7cb8e1676.tar.gz
gcc-5bf7e32c20992007d9046a7e350e00b7cb8e1676.tar.bz2
Daily bump.
Diffstat (limited to 'gcc')
-rw-r--r--gcc/ChangeLog40
-rw-r--r--gcc/DATESTAMP2
-rw-r--r--gcc/fortran/ChangeLog10
-rw-r--r--gcc/testsuite/ChangeLog38
4 files changed, 89 insertions, 1 deletions
diff --git a/gcc/ChangeLog b/gcc/ChangeLog
index 2814c52..15fbb62 100644
--- a/gcc/ChangeLog
+++ b/gcc/ChangeLog
@@ -1,3 +1,43 @@
+2025-05-04 Jeff Law <jlaw@ventanamicro.com>
+
+ * config.gcc (riscv): Add riscv-vect-permcost.o to extra_objs.
+ * config/riscv/riscv-passes.def (pass_vector_permcost): Add new pass.
+ * config/riscv/riscv-protos.h (make_pass_vector_permconst): Declare.
+ * config/riscv/riscv-vect-permconst.cc: New file.
+ * config/riscv/t-riscv: Add build rule for riscv-vect-permcost.o
+
+2025-05-04 Jin Ma <jinma@linux.alibaba.com>
+ Dimitar Dimitrov <dimitar@dinux.eu>
+
+ * config/riscv/riscv.cc (riscv_print_operand): Add H.
+ * doc/extend.texi: Document for H.
+
+2025-05-04 Jeff Law <jlaw@ventanamicro.com>
+
+ * config/riscv/riscv.cc (riscv_register_move_cost): Handle
+ subclasses with vector registers as well.
+
+2025-05-04 Jan Hubicka <hubicka@ucw.cz>
+
+ PR target/119900
+ * cgraph.cc (cgraph_edge::maybe_hot_p): Add
+ a variant accepting a sreal scale; use reliability of
+ profile.
+ * cgraph.h (cgraph_edge::maybe_hot_p): Declare
+ a varaint accepting a sreal scale.
+ * ipa-inline.cc (callee_speedup): New function.
+ (want_inline_small_function_p): add early return
+ and avoid duplicated lookup of summaries; use scaled
+ maybe_hot predicate.
+
+2025-05-04 Pan Li <pan2.li@intel.com>
+
+ * config/riscv/riscv.cc (riscv_emit_frm_mode_set): Refactor
+ the frm mode set by removing fsrmsi_restore_volatile.
+ * config/riscv/vector-iterators.md (unspecv): Remove as
+ unnecessary.
+ * config/riscv/vector.md (fsrmsi_restore_volatile): Ditto.
+
2025-05-03 Jan Hubicka <hubicka@ucw.cz>
* config/i386/i386.cc (unspec_pcmp_p): New function.
diff --git a/gcc/DATESTAMP b/gcc/DATESTAMP
index e49f233..568be1e 100644
--- a/gcc/DATESTAMP
+++ b/gcc/DATESTAMP
@@ -1 +1 @@
-20250504
+20250505
diff --git a/gcc/fortran/ChangeLog b/gcc/fortran/ChangeLog
index 9b2a48d..f87c64b 100644
--- a/gcc/fortran/ChangeLog
+++ b/gcc/fortran/ChangeLog
@@ -1,3 +1,13 @@
+2025-05-04 Harald Anlauf <anlauf@gmx.de>
+
+ PR fortran/119986
+ * expr.cc (is_subref_array): When searching for array references,
+ do not terminate early so that inquiry references to complex
+ components work.
+ * primary.cc (gfc_variable_attr): A substring reference can refer
+ to either a scalar or array character variable. Adjust search
+ accordingly.
+
2025-05-01 Paul Thomas <pault@gcc.gnu.org>
PR fortran/119948
diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog
index 0d4d715..8b7e652 100644
--- a/gcc/testsuite/ChangeLog
+++ b/gcc/testsuite/ChangeLog
@@ -1,3 +1,41 @@
+2025-05-04 Harald Anlauf <anlauf@gmx.de>
+
+ PR fortran/119986
+ * gfortran.dg/actual_array_subref.f90: New test.
+
+2025-05-04 Jeff Law <jlaw@ventanamicro.com>
+
+ * gcc.target/riscv/rvv/vsetvl/avl_prop-2.c: Disable jump threading
+ and adjust number of expected vsetvls as needed.
+ * gcc.target/riscv/rvv/vsetvl/avl_single-56.c: Likewise.
+ * gcc.target/riscv/rvv/vsetvl/avl_single-67.c: Likewise.
+ * gcc.target/riscv/rvv/vsetvl/avl_single-68.c: Likewise.
+ * gcc.target/riscv/rvv/vsetvl/avl_single-71.c: Likewise.
+
+2025-05-04 Jin Ma <jinma@linux.alibaba.com>
+ Dimitar Dimitrov <dimitar@dinux.eu>
+
+ * gcc.target/riscv/modifier-H-error-1.c: New test.
+ * gcc.target/riscv/modifier-H-error-2.c: New test.
+ * gcc.target/riscv/modifier-H.c: New test.
+
+2025-05-04 Jeff Law <jlaw@ventanamicro.com>
+
+ * gcc.target/riscv/xtheadfmemidx-xtheadfmv-medany.c: Adjust expected
+ output.
+ * gcc.target/riscv/xtheadfmemidx-zfa-medany.c: Likewise.
+ * gcc.target/riscv/xtheadfmv-fmv.c: Skip for -Os and -Oz.
+ * gcc.target/riscv/zfa-fmovh-fmovp.c: Use sifive-p400 tuning.
+
+2025-05-04 Pan Li <pan2.li@intel.com>
+
+ * gcc.target/riscv/rvv/base/float-point-dynamic-frm-49.c: Adjust
+ the asm dump check times.
+ * gcc.target/riscv/rvv/base/float-point-dynamic-frm-50.c: Ditto.
+ * gcc.target/riscv/rvv/base/float-point-dynamic-frm-52.c: Ditto.
+ * gcc.target/riscv/rvv/base/float-point-dynamic-frm-74.c: Ditto.
+ * gcc.target/riscv/rvv/base/float-point-dynamic-frm-75.c: Ditto.
+
2025-05-03 Jason Merrill <jason@redhat.com>
PR c++/85944