1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
|
# Blackfin testcase for the CEC
# mach: bfin
# sim: --environment operating
.include "testutils.inc"
start
INIT_R_REGS 0;
INIT_P_REGS 0;
INIT_I_REGS 0;
INIT_M_REGS 0;
INIT_L_REGS 0;
INIT_B_REGS 0;
CLI R1; // inhibit events during MMR writes
loadsym sp, USTACK; // setup the user stack pointer
usp = sp; // and frame pointer
loadsym sp, KSTACK; // setup the stack pointer
fp = sp; // and frame pointer
imm32 p0, 0xFFE02000;
loadsym r0, EHANDLE; // Emulation Handler (Int0)
[p0++] = r0;
loadsym r0, RHANDLE; // Reset Handler (Int1)
[p0++] = r0;
loadsym r0, NHANDLE; // NMI Handler (Int2)
[p0++] = r0;
loadsym r0, XHANDLE; // Exception Handler (Int3)
[p0++] = r0;
[p0++] = r0; // EVT4 not used global Interr Enable (INT4)
loadsym r0, HWHANDLE; // HW Error Handler (Int5)
[p0++] = r0;
loadsym r0, THANDLE; // Timer Handler (Int6)
[p0++] = r0;
loadsym r0, I7HANDLE; // IVG7 Handler
[p0++] = r0;
loadsym r0, I8HANDLE; // IVG8 Handler
[p0++] = r0;
loadsym r0, I9HANDLE; // IVG9 Handler
[p0++] = r0;
loadsym r0, I10HANDLE;// IVG10 Handler
[p0++] = r0;
loadsym r0, I11HANDLE;// IVG11 Handler
[p0++] = r0;
loadsym r0, I12HANDLE;// IVG12 Handler
[p0++] = r0;
loadsym r0, I13HANDLE;// IVG13 Handler
[p0++] = r0;
loadsym r0, I14HANDLE;// IVG14 Handler
[p0++] = r0;
loadsym r0, I15HANDLE;// IVG15 Handler
[p0++] = r0;
imm32 p0, 0xFFE02100 // EVT_OVERRIDE
r0 = 0;
[p0++] = r0;
r1 = -1; // Change this to mask interrupts (*)
csync; // wait for MMR writes to finish
sti r1; // sync and reenable events (implicit write to IMASK)
imm32 p0, 0xFFE02104;
r0 = [p0];
// ckeck that sti allows the lower 5 bits of imask to be written
CHECKREG r0, 0xffff;
DUMMY:
r0 = 0 (z);
LT0 = r0; // set loop counters to something deterministic
LB0 = r0;
LC0 = r0;
LT1 = r0;
LB1 = r0;
LC1 = r0;
ASTAT = r0; // reset other internal regs
SYSCFG = r0;
RETS = r0; // prevent X's breaking LINK instruction
// The following code sets up the test for running in USER mode
loadsym r0, STARTUSER;// One gets to user mode by doing a
// ReturnFromInterrupt (RTI)
RETI = r0; // We need to load the return address
// Comment the following line for a USER Mode test
JUMP STARTSUP; // jump to code start for SUPERVISOR mode
RTI;
STARTSUP:
loadsym p1, BEGIN;
imm32 p0, (0xFFE02000 + 4 * 15);
CLI R1; // inhibit events during write to MMR
[p0] = p1; // IVG15 (General) handler (Int 15) load with start
csync; // wait for it
sti r1; // reenable events with proper imask
RAISE 15; // after we RTI, INT 15 should be taken
RTI;
//
// The Main Program
//
STARTUSER:
LINK 0; // change for how much stack frame space you need.
JUMP BEGIN;
// *********************************************************************
BEGIN:
// COMMENT the following line for USER MODE tests
[--sp] = RETI; // enable interrupts in supervisor mode
// **** YOUR CODE GOES HERE ****
// EVTx
// wrt-rd EVT0: 0 bits, rw=0 = 0xFFE02000
imm32 p0, 0xFFE02000;
imm32 r0, 0x00000000
[p0] = r0;
// wrt-rd EVT1: 32 bits, rw=0 = 0xFFE02004
imm32 p0, 0xFFE02004;
imm32 r0, 0x00000000
[p0] = r0;
// wrt-rd EVT2 = 0xFFE02008
imm32 p0, 0xFFE02008
imm32 r0, 0xE1DE5D1C
[p0] = r0;
// wrt-rd EVT3 = 0xFFE0200C
imm32 p0, 0xFFE0200C
imm32 r0, 0x9CC20332
[p0] = r0;
// wrt-rd EVT4 = 0xFFE02010
imm32 p0, 0xFFE02010
imm32 r0, 0x00000000
[p0] = r0;
// wrt-rd EVT5 = 0xFFE02014
imm32 p0, 0xFFE02014
imm32 r0, 0x55552345
[p0] = r0;
// wrt-rd EVT6 = 0xFFE02018
imm32 p0, 0xFFE02018
imm32 r0, 0x66663456
[p0] = r0;
// wrt-rd EVT7 = 0xFFE0201C
imm32 p0, 0xFFE0201C
imm32 r0, 0x77774567
[p0] = r0;
// wrt-rd EVT8 = 0xFFE02020
imm32 p0, 0xFFE02020
imm32 r0, 0x88885678
[p0] = r0;
// wrt-rd EVT9 = 0xFFE02024
imm32 p0, 0xFFE02024
imm32 r0, 0x99996789
[p0] = r0;
// wrt-rd EVT10 = 0xFFE02028
imm32 p0, 0xFFE02028
imm32 r0, 0xaaaa1234
[p0] = r0;
// wrt-rd EVT11 = 0xFFE0202C
imm32 p0, 0xFFE0202C
imm32 r0, 0xBBBBABC6
[p0] = r0;
// wrt-rd EVT12 = 0xFFE02030
imm32 p0, 0xFFE02030
imm32 r0, 0xCCCCABC6
[p0] = r0;
// wrt-rd EVT13 = 0xFFE02034
imm32 p0, 0xFFE02034
imm32 r0, 0xDDDDABC6
[p0] = r0;
// wrt-rd EVT14 = 0xFFE02038
imm32 p0, 0xFFE02038
imm32 r0, 0xEEEEABC6
[p0] = r0;
// wrt-rd EVT15 = 0xFFE0203C
imm32 p0, 0xFFE0203C
imm32 r0, 0xFFFFABC6
[p0] = r0;
// wrt-rd EVT_OVERRIDE:9 bits = 0xFFE02100
imm32 p0, 0xFFE02100
imm32 r0, 0x000001ff
[p0] = r0;
// wrt-rd IMASK: 16 bits = 0xFFE02104
imm32 p0, 0xFFE02104
imm32 r0, 0x00000fff
[p0] = r0;
// wrt-rd IPEND: 16 bits, rw=0 = 0xFFE02108
imm32 p0, 0xFFE02108
imm32 r0, 0x00000000
//[p0] = r0;
raise 12;
raise 13;
// wrt-rd ILAT: 16 bits, rw=0 = 0xFFE0210C
imm32 p0, 0xFFE0210C
imm32 r0, 0x00000000
//[p0] = r0;
csync;
// *** read ops
imm32 p0, 0xFFE02000
r0 = [p0];
CHECKREG r0, 0;
imm32 p0, 0xFFE02004
r1 = [p0];
CHECKREG r1, 0;
imm32 p0, 0xFFE02008
r2 = [p0];
CHECKREG r2, 0xE1DE5D1C;
imm32 p0, 0xFFE0200C
r3 = [p0];
CHECKREG r3, 0x9CC20332;
imm32 p0, 0xFFE02014
r4 = [p0];
imm32 p0, 0xFFE02018
r5 = [p0];
imm32 p0, 0xFFE0201C
r6 = [p0];
imm32 p0, 0xFFE02020 /* EVT8 */
r7 = [p0];
CHECKREG r0, 0x00000000;
//CHECKREG(r1, 0x00000000); /// mismatch = 00
CHECKREG r2, 0xE1DE5D1C;
CHECKREG r3, 0x9CC20332;
CHECKREG r4, 0x55552345;
CHECKREG r5, 0x66663456;
CHECKREG r6, 0x77774567;
CHECKREG r7, 0x88885678;
imm32 p0, 0xFFE02024 /* EVT9 */
r0 = [p0];
imm32 p0, 0xFFE02028 /* EVT10 */
r1 = [p0];
imm32 p0, 0xFFE0202C /* EVT11 */
r2 = [p0];
imm32 p0, 0xFFE02030 /* EVT12 */
r3 = [p0];
imm32 p0, 0xFFE02034 /* EVT13 */
r4 = [p0];
imm32 p0, 0xFFE02038 /* EVT14 */
r5 = [p0];
imm32 p0, 0xFFE0203C /* EVT15 */
r6 = [p0];
CHECKREG r0, 0x99996789;
CHECKREG r1, 0xaaaa1234;
CHECKREG r2, 0xBBBBABC6;
CHECKREG r3, 0xCCCCABC6;
CHECKREG r4, 0xDDDDABC6;
CHECKREG r5, 0xEEEEABC6;
CHECKREG r6, 0xFFFFABC6;
imm32 p0, 0xFFE02100 /* EVT_OVERRIDE */
r0 = [p0];
imm32 p0, 0xFFE02104 /* IMASK */
r1 = [p0];
imm32 p0, 0xFFE02108 /* IPEND */
r2 = [p0];
imm32 p0, 0xFFE0210C /* ILAT */
r3 = [p0];
CHECKREG r0, 0x000001ff;
CHECKREG r1, 0x00000fff; /* XXX: original had 0xfe0 ?? */
CHECKREG r2, 0x00008000;
CHECKREG r3, 0x00003000;
dbg_pass;
// *********************************************************************
//
// Handlers for Events
//
EHANDLE: // Emulation Handler 0
RTE;
RHANDLE: // Reset Handler 1
RTI;
NHANDLE: // NMI Handler 2
r0 = 2;
RTN;
XHANDLE: // Exception Handler 3
RTX;
HWHANDLE: // HW Error Handler 5
r2 = 5;
RTI;
THANDLE: // Timer Handler 6
r3 = 6;
RTI;
I7HANDLE: // IVG 7 Handler
r4 = 7;
RTI;
I8HANDLE: // IVG 8 Handler
r5 = 8;
RTI;
I9HANDLE: // IVG 9 Handler
r6 = 9;
RTI;
I10HANDLE: // IVG 10 Handler
r7 = 10;
RTI;
I11HANDLE: // IVG 11 Handler
r0 = 11;
RTI;
I12HANDLE: // IVG 12 Handler
r1 = 12;
RTI;
I13HANDLE: // IVG 13 Handler
r2 = 13;
RTI;
I14HANDLE: // IVG 14 Handler
r3 = 14;
RTI;
I15HANDLE: // IVG 15 Handler
r4 = 15;
RTI;
nop;nop;nop;nop;nop;nop;nop; // needed for icache bug
//
// Data Segment
//
.data
// Stack Segments (Both Kernel and User)
.rep 0x10
.byte 0
.endr
KSTACK:
.rep 0x10
.byte 0
.endr
USTACK:
|