aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorClaudiu Zissulescu <claziss@gmail.com>2020-02-25 10:27:07 +0200
committerClaudiu Zissulescu <claziss@gmail.com>2020-02-25 10:27:07 +0200
commit265b467340e5334a682e47a0e1b69a80c4428349 (patch)
treeb267535c51ac8f000eda24751f03ef77b7aeb8c6
parent70d497007d097a68cbd5e78104619f4f88a09838 (diff)
downloadbinutils-265b467340e5334a682e47a0e1b69a80c4428349.zip
binutils-265b467340e5334a682e47a0e1b69a80c4428349.tar.gz
binutils-265b467340e5334a682e47a0e1b69a80c4428349.tar.bz2
[ARC][committed] Update int_vector_base aux register.
INT_VECTOR_BASE auxiliary register is available across all ARC architectures. xxxx-xx-xx Claudiu Zissulescu <claziss@gmail.com> * arc-regs.h (int_vector_base): Make it available for all ARC CPUs. Signed-off-by: Claudiu Zissulescu <claziss@gmail.com>
-rw-r--r--opcodes/ChangeLog5
-rw-r--r--opcodes/arc-regs.h3
2 files changed, 6 insertions, 2 deletions
diff --git a/opcodes/ChangeLog b/opcodes/ChangeLog
index 73091b9..5d83578 100644
--- a/opcodes/ChangeLog
+++ b/opcodes/ChangeLog
@@ -1,3 +1,8 @@
+2020-02-25 Claudiu Zissulescu <claziss@gmail.com>
+
+ * arc-regs.h (int_vector_base): Make it available for all ARC
+ CPUs.
+
2020-02-20 Nelson Chu <nelson.chu@sifive.com>
* riscv-dis.c (print_insn_args): Updated since the DECLARE_CSR is
diff --git a/opcodes/arc-regs.h b/opcodes/arc-regs.h
index a1d98bf..4494a06 100644
--- a/opcodes/arc-regs.h
+++ b/opcodes/arc-regs.h
@@ -71,8 +71,7 @@ DEF (0x21, ARC_OPCODE_ARCALL, NONE, count0)
DEF (0x22, ARC_OPCODE_ARCALL, NONE, control0)
DEF (0x23, ARC_OPCODE_ARCALL, NONE, limit0)
DEF (0x24, ARC_OPCODE_ARCV1, NONE, pcport)
-DEF (0x25, ARC_OPCODE_ARC700, NONE, int_vector_base)
-DEF (0x25, ARC_OPCODE_ARCV2, NONE, int_vector_base)
+DEF (0x25, ARC_OPCODE_ARCALL, NONE, int_vector_base)
DEF (0x26, ARC_OPCODE_ARC600, NONE, aux_vbfdw_mode)
DEF (0x27, ARC_OPCODE_ARC600, NONE, aux_vbfdw_bm0)
DEF (0x28, ARC_OPCODE_ARC600, NONE, aux_vbfdw_bm1)