1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
|
# See LICENSE for license details.
#*****************************************************************************
# rori.S
#-----------------------------------------------------------------------------
#
# Test rori instruction.
#
#include "riscv_test.h"
#include "test_macros.h"
RVTEST_RV32U
RVTEST_CODE_BEGIN
#-------------------------------------------------------------
# Arithmetic tests
#-------------------------------------------------------------
TEST_IMM_OP( 2, rori, 0x00000001, 0x00000001, 0 );
TEST_IMM_OP( 3, rori, 0x80000000, 0x00000001, 1 );
TEST_IMM_OP( 4, rori, 0x02000000, 0x00000001, 7 );
TEST_IMM_OP( 5, rori, 0x00040000, 0x00000001, 14 );
TEST_IMM_OP( 6, rori, 0x00000002, 0x00000001, 31 );
TEST_IMM_OP( 7, rori, 0xffffffff, 0xffffffff, 0 );
TEST_IMM_OP( 8, rori, 0xffffffff, 0xffffffff, 1 );
TEST_IMM_OP( 9, rori, 0xffffffff, 0xffffffff, 7 );
TEST_IMM_OP( 10, rori, 0xffffffff, 0xffffffff, 14 );
TEST_IMM_OP( 11, rori, 0xffffffff, 0xffffffff, 31 );
TEST_IMM_OP( 12, rori, 0x21212121, 0x21212121, 0 );
TEST_IMM_OP( 13, rori, 0x90909090, 0x21212121, 1 );
TEST_IMM_OP( 14, rori, 0x42424242, 0x21212121, 7 );
TEST_IMM_OP( 15, rori, 0x84848484, 0x21212121, 14 );
TEST_IMM_OP( 16, rori, 0x42424242, 0x21212121, 31 );
#-------------------------------------------------------------
# Source/Destination tests
#-------------------------------------------------------------
TEST_IMM_SRC1_EQ_DEST( 20, rori, 0x02000000, 0x00000001, 7 );
#-------------------------------------------------------------
# Bypassing tests
#-------------------------------------------------------------
TEST_IMM_DEST_BYPASS( 21, 0, rori, 0x02000000, 0x00000001, 7 );
TEST_IMM_DEST_BYPASS( 22, 1, rori, 0x00040000, 0x00000001, 14 );
TEST_IMM_DEST_BYPASS( 23, 2, rori, 0x00000002, 0x00000001, 31 );
TEST_IMM_SRC1_BYPASS( 24, 0, rori, 0x02000000, 0x00000001, 7 );
TEST_IMM_SRC1_BYPASS( 25, 1, rori, 0x00040000, 0x00000001, 14 );
TEST_IMM_SRC1_BYPASS( 26, 2, rori, 0x00000002, 0x00000001, 31 );
TEST_IMM_ZEROSRC1( 27, rori, 0, 31 );
TEST_IMM_ZERODEST( 28, rori, 33, 20 );
TEST_PASSFAIL
RVTEST_CODE_END
.data
RVTEST_DATA_BEGIN
TEST_DATA
RVTEST_DATA_END
|