aboutsummaryrefslogtreecommitdiff
path: root/isa/rv64mi
diff options
context:
space:
mode:
authorAndrew Waterman <aswaterman@gmail.com>2017-11-11 16:15:22 -0800
committerGitHub <noreply@github.com>2017-11-11 16:15:22 -0800
commit6cd865488a4ef49f0f68f46ef619f097a0ae9ec0 (patch)
tree6a2b35c60ef918172c316f0de45d98df0cb2d648 /isa/rv64mi
parentd9b4071ea4a9a2fe84a51443250184f51e931ac2 (diff)
downloadriscv-tests-6cd865488a4ef49f0f68f46ef619f097a0ae9ec0.zip
riscv-tests-6cd865488a4ef49f0f68f46ef619f097a0ae9ec0.tar.gz
riscv-tests-6cd865488a4ef49f0f68f46ef619f097a0ae9ec0.tar.bz2
Make sure that code is 4-byte aligned before disabling rvc (#100)
Diffstat (limited to 'isa/rv64mi')
-rw-r--r--isa/rv64mi/ma_addr.S1
1 files changed, 1 insertions, 0 deletions
diff --git a/isa/rv64mi/ma_addr.S b/isa/rv64mi/ma_addr.S
index 2f4d96d..721ac6a 100644
--- a/isa/rv64mi/ma_addr.S
+++ b/isa/rv64mi/ma_addr.S
@@ -13,6 +13,7 @@
RVTEST_RV64M
RVTEST_CODE_BEGIN
+ .align 2
.option norvc
la s0, data