diff options
author | Chih-Min Chao <chihmin.chao@sifive.com> | 2020-05-25 00:11:48 -0700 |
---|---|---|
committer | Chih-Min Chao <chihmin.chao@sifive.com> | 2020-05-25 00:11:48 -0700 |
commit | ba69781e5d2bdafc5f8356e246c56261ec838729 (patch) | |
tree | 1f8c0a7b6b5a53f0fab196125fcb57269aedd34f /riscv/insns/vmv_x_s.h | |
parent | a878edfef23ca7deb3c0698e8c9b1d674ba86cf0 (diff) | |
download | spike-ba69781e5d2bdafc5f8356e246c56261ec838729.zip spike-ba69781e5d2bdafc5f8356e246c56261ec838729.tar.gz spike-ba69781e5d2bdafc5f8356e246c56261ec838729.tar.bz2 |
rvv: fix wrong vill checking
Signed-off-by: Chih-Min Chao <chihmin.chao@sifive.com>
Diffstat (limited to 'riscv/insns/vmv_x_s.h')
-rw-r--r-- | riscv/insns/vmv_x_s.h | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/riscv/insns/vmv_x_s.h b/riscv/insns/vmv_x_s.h index 086812b..04cad1c 100644 --- a/riscv/insns/vmv_x_s.h +++ b/riscv/insns/vmv_x_s.h @@ -1,4 +1,5 @@ // vmv_x_s: rd = vs2[rs1] +require_vector; require(insn.v_vm() == 1); uint64_t xmask = UINT64_MAX >> (64 - P.get_max_xlen()); reg_t rs1 = RS1; |