aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorAndrew Waterman <andrew@sifive.com>2021-09-15 01:32:06 -0700
committerAndrew Waterman <andrew@sifive.com>2021-09-15 01:35:25 -0700
commit7ae86fb97b792586493255f935f2f12ff068b13f (patch)
tree9f0d375b009ac874b09cf4acae000fdb4254d094
parent2f3e6f530384b4ab9f8b39bceb8e86f2ba51a835 (diff)
downloadpk-7ae86fb97b792586493255f935f2f12ff068b13f.zip
pk-7ae86fb97b792586493255f935f2f12ff068b13f.tar.gz
pk-7ae86fb97b792586493255f935f2f12ff068b13f.tar.bz2
Revert "SBI emulation of reads and writes to perf counters and config (#98)"
This reverts commit fd2ddce557a9085ccdba1a455eded4808e7466c6. The SBI took a different approach (explicit SBI call) to support writing the counters, rather than using traps.
-rw-r--r--machine/emulation.c58
1 files changed, 0 insertions, 58 deletions
diff --git a/machine/emulation.c b/machine/emulation.c
index 6b28a2d..6aad1a8 100644
--- a/machine/emulation.c
+++ b/machine/emulation.c
@@ -162,64 +162,18 @@ static inline int emulate_read_csr(int num, uintptr_t mstatus, uintptr_t* result
switch (num)
{
- case CSR_CYCLE:
- if (!((counteren >> (CSR_CYCLE - CSR_CYCLE)) & 1))
- return -1;
- *result = read_csr(mcycle);
- return 0;
case CSR_TIME:
if (!((counteren >> (CSR_TIME - CSR_CYCLE)) & 1))
return -1;
*result = *mtime;
return 0;
- case CSR_INSTRET:
- if (!((counteren >> (CSR_INSTRET - CSR_CYCLE)) & 1))
- return -1;
- *result = read_csr(minstret);
- return 0;
- case CSR_MHPMCOUNTER3:
- if (!((counteren >> (3 + CSR_MHPMCOUNTER3 - CSR_MHPMCOUNTER3)) & 1))
- return -1;
- *result = read_csr(mhpmcounter3);
- return 0;
- case CSR_MHPMCOUNTER4:
- if (!((counteren >> (3 + CSR_MHPMCOUNTER4 - CSR_MHPMCOUNTER3)) & 1))
- return -1;
- *result = read_csr(mhpmcounter4);
- return 0;
#if __riscv_xlen == 32
- case CSR_CYCLEH:
- if (!((counteren >> (CSR_CYCLE - CSR_CYCLE)) & 1))
- return -1;
- *result = read_csr(mcycleh);
- return 0;
case CSR_TIMEH:
if (!((counteren >> (CSR_TIME - CSR_CYCLE)) & 1))
return -1;
*result = *mtime >> 32;
return 0;
- case CSR_INSTRETH:
- if (!((counteren >> (CSR_INSTRET - CSR_CYCLE)) & 1))
- return -1;
- *result = read_csr(minstreth);
- return 0;
- case CSR_MHPMCOUNTER3H:
- if (!((counteren >> (3 + CSR_MHPMCOUNTER3 - CSR_MHPMCOUNTER3)) & 1))
- return -1;
- *result = read_csr(mhpmcounter3h);
- return 0;
- case CSR_MHPMCOUNTER4H:
- if (!((counteren >> (3 + CSR_MHPMCOUNTER4 - CSR_MHPMCOUNTER3)) & 1))
- return -1;
- *result = read_csr(mhpmcounter4h);
- return 0;
#endif
- case CSR_MHPMEVENT3:
- *result = read_csr(mhpmevent3);
- return 0;
- case CSR_MHPMEVENT4:
- *result = read_csr(mhpmevent4);
- return 0;
#if !defined(__riscv_flen) && defined(PK_ENABLE_FP_EMULATION)
case CSR_FRM:
if ((mstatus & MSTATUS_FS) == 0) break;
@@ -242,18 +196,6 @@ static inline int emulate_write_csr(int num, uintptr_t value, uintptr_t mstatus)
{
switch (num)
{
- case CSR_CYCLE: write_csr(mcycle, value); return 0;
- case CSR_INSTRET: write_csr(minstret, value); return 0;
- case CSR_MHPMCOUNTER3: write_csr(mhpmcounter3, value); return 0;
- case CSR_MHPMCOUNTER4: write_csr(mhpmcounter4, value); return 0;
-#if __riscv_xlen == 32
- case CSR_CYCLEH: write_csr(mcycleh, value); return 0;
- case CSR_INSTRETH: write_csr(minstreth, value); return 0;
- case CSR_MHPMCOUNTER3H: write_csr(mhpmcounter3h, value); return 0;
- case CSR_MHPMCOUNTER4H: write_csr(mhpmcounter4h, value); return 0;
-#endif
- case CSR_MHPMEVENT3: write_csr(mhpmevent3, value); return 0;
- case CSR_MHPMEVENT4: write_csr(mhpmevent4, value); return 0;
#if !defined(__riscv_flen) && defined(PK_ENABLE_FP_EMULATION)
case CSR_FRM: SET_FRM(value); return 0;
case CSR_FFLAGS: SET_FFLAGS(value); return 0;