diff options
author | Palmer Dabbelt <palmer@sifive.com> | 2019-09-24 20:30:15 -0700 |
---|---|---|
committer | Rich Felker <dalias@aerifal.cx> | 2019-09-25 13:11:48 -0400 |
commit | 7d5c5706a0e1d2f4019a92e1a869d71d552bbb49 (patch) | |
tree | 24b64b53c59cc8c5cde0e675467427d77cbe88e0 /arch/mips64 | |
parent | f5eee489f7662b08ad1bba4b1267e34eb9565bba (diff) | |
download | musl-7d5c5706a0e1d2f4019a92e1a869d71d552bbb49.zip musl-7d5c5706a0e1d2f4019a92e1a869d71d552bbb49.tar.gz musl-7d5c5706a0e1d2f4019a92e1a869d71d552bbb49.tar.bz2 |
correct the operand specifiers in the riscv64 CAS routines
The operand sepcifiers in a_cas and a_cas_p for riscv64 were incorrect:
there's a backwards branch in the routine, so despite tmp being written
at the end of the assembly fragment it cannot be allocated in one of the
input registers because the input values may be needed for another trip
around the loop.
For code that follows the guaranteed forward progress requirements, the
backwards branch is rarely taken: SiFive's hardware only fails a store
conditional on execptional cases (ie, instruction cache misses inside
the loop), and until recently a bug in QEMU allowed back-to-back
store conditionals to succeed. The bug has been fixed in the latest
QEMU release, but it turns out that the fix caused this latent bug in
musl to manifest.
Diffstat (limited to 'arch/mips64')
0 files changed, 0 insertions, 0 deletions