aboutsummaryrefslogtreecommitdiff
path: root/llvm/test/CodeGen/X86/sar_fold.ll
blob: 0f1396954b03a16e8fdb9993571bac171c3d3e2b (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple=i686-unknown-unknown | FileCheck %s

define i32 @shl16sar15(i32 %a) #0 {
; CHECK-LABEL: shl16sar15:
; CHECK:       # %bb.0:
; CHECK-NEXT:    movswl {{[0-9]+}}(%esp), %eax
; CHECK-NEXT:    addl %eax, %eax
; CHECK-NEXT:    retl
  %1 = shl i32 %a, 16
  %2 = ashr exact i32 %1, 15
  ret i32 %2
}

define i32 @shl16sar17(i32 %a) #0 {
; CHECK-LABEL: shl16sar17:
; CHECK:       # %bb.0:
; CHECK-NEXT:    movswl {{[0-9]+}}(%esp), %eax
; CHECK-NEXT:    sarl %eax
; CHECK-NEXT:    retl
  %1 = shl i32 %a, 16
  %2 = ashr exact i32 %1, 17
  ret i32 %2
}

define i32 @shl24sar23(i32 %a) #0 {
; CHECK-LABEL: shl24sar23:
; CHECK:       # %bb.0:
; CHECK-NEXT:    movsbl {{[0-9]+}}(%esp), %eax
; CHECK-NEXT:    addl %eax, %eax
; CHECK-NEXT:    retl
  %1 = shl i32 %a, 24
  %2 = ashr exact i32 %1, 23
  ret i32 %2
}

define i32 @shl24sar25(i32 %a) #0 {
; CHECK-LABEL: shl24sar25:
; CHECK:       # %bb.0:
; CHECK-NEXT:    movsbl {{[0-9]+}}(%esp), %eax
; CHECK-NEXT:    sarl %eax
; CHECK-NEXT:    retl
  %1 = shl i32 %a, 24
  %2 = ashr exact i32 %1, 25
  ret i32 %2
}

define void @shl144sar48(ptr %p) #0 {
; CHECK-LABEL: shl144sar48:
; CHECK:       # %bb.0:
; CHECK-NEXT:    movl {{[0-9]+}}(%esp), %eax
; CHECK-NEXT:    movswl (%eax), %ecx
; CHECK-NEXT:    movl %ecx, %edx
; CHECK-NEXT:    sarl $31, %edx
; CHECK-NEXT:    shldl $2, %ecx, %edx
; CHECK-NEXT:    shll $2, %ecx
; CHECK-NEXT:    movl %ecx, 12(%eax)
; CHECK-NEXT:    movl %edx, 16(%eax)
; CHECK-NEXT:    movl $0, 8(%eax)
; CHECK-NEXT:    movl $0, 4(%eax)
; CHECK-NEXT:    movl $0, (%eax)
; CHECK-NEXT:    retl
  %a = load i160, ptr %p
  %1 = shl i160 %a, 144
  %2 = ashr exact i160 %1, 46
  store i160 %2, ptr %p
  ret void
}

define void @shl144sar2(ptr %p) #0 {
; CHECK-LABEL: shl144sar2:
; CHECK:       # %bb.0:
; CHECK-NEXT:    movl {{[0-9]+}}(%esp), %eax
; CHECK-NEXT:    movswl (%eax), %ecx
; CHECK-NEXT:    shll $14, %ecx
; CHECK-NEXT:    movl %ecx, 16(%eax)
; CHECK-NEXT:    movl $0, 8(%eax)
; CHECK-NEXT:    movl $0, 12(%eax)
; CHECK-NEXT:    movl $0, 4(%eax)
; CHECK-NEXT:    movl $0, (%eax)
; CHECK-NEXT:    retl
  %a = load i160, ptr %p
  %1 = shl i160 %a, 144
  %2 = ashr exact i160 %1, 2
  store i160 %2, ptr %p
  ret void
}